blob: 93fe3154c9edcdd5cecf0c3ffc5e8858c70db1b9 [file] [log] [blame]
Pavel Machek5095ee02014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyen48275c92015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5095ee02014-09-08 14:08:45 +02008
Pavel Machek5095ee02014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5095ee02014-09-08 14:08:45 +020012#define CONFIG_SYS_THUMB_BUILD
13
Pavel Machek5095ee02014-09-08 14:08:45 +020014/*
15 * High level configuration
16 */
17#define CONFIG_DISPLAY_CPUINFO
Marek Vasut7287d5f2014-12-30 21:29:35 +010018#define CONFIG_DISPLAY_BOARDINFO_LATE
Marek Vasut9ec74142015-07-22 05:40:12 +020019#define CONFIG_ARCH_MISC_INIT
Marek Vasutfc520892014-10-18 03:52:36 +020020#define CONFIG_ARCH_EARLY_INIT_R
Pavel Machek5095ee02014-09-08 14:08:45 +020021#define CONFIG_SYS_NO_FLASH
22#define CONFIG_CLOCKS
23
Marek Vasut251faa22015-07-09 03:41:53 +020024#define CONFIG_CRC32_VERIFY
25
Pavel Machek5095ee02014-09-08 14:08:45 +020026#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
27
28#define CONFIG_TIMESTAMP /* Print image info with timestamp */
29
Marek Vasutdc0a1a02016-02-11 13:59:46 +010030/* add target to build it automatically upon "make" */
31#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
32
Pavel Machek5095ee02014-09-08 14:08:45 +020033/*
34 * Memory configurations
35 */
36#define CONFIG_NR_DRAM_BANKS 1
37#define PHYS_SDRAM_1 0x0
Marek Vasut0223a952014-11-04 04:25:09 +010038#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +020039#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
40#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
41
42#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasut7599b532015-07-12 15:23:28 +020043#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
44#define CONFIG_SYS_INIT_SP_OFFSET \
45 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
46#define CONFIG_SYS_INIT_SP_ADDR \
47 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5095ee02014-09-08 14:08:45 +020048
49#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
50#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
51#define CONFIG_SYS_TEXT_BASE 0x08000040
52#else
53#define CONFIG_SYS_TEXT_BASE 0x01000040
54#endif
55
56/*
57 * U-Boot general configurations
58 */
59#define CONFIG_SYS_LONGHELP
60#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
61#define CONFIG_SYS_PBSIZE \
62 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
63 /* Print buffer size */
64#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
65#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
66 /* Boot argument buffer size */
Pavel Machek5095ee02014-09-08 14:08:45 +020067#define CONFIG_AUTO_COMPLETE /* Command auto complete */
68#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5095ee02014-09-08 14:08:45 +020069
Marek Vasutea082342015-12-05 20:08:21 +010070#ifndef CONFIG_SYS_HOSTNAME
71#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
72#endif
73
Pavel Machek5095ee02014-09-08 14:08:45 +020074/*
75 * Cache
76 */
Pavel Machek5095ee02014-09-08 14:08:45 +020077#define CONFIG_SYS_L2_PL310
78#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
79
80/*
Dinh Nguyencdd4e6c2015-06-02 22:52:50 -050081 * SDRAM controller
82 */
83#define CONFIG_ALTERA_SDRAM
84
85/*
Marek Vasut8a78ca92014-09-27 01:18:29 +020086 * EPCS/EPCQx1 Serial Flash Controller
87 */
88#ifdef CONFIG_ALTERA_SPI
Marek Vasut8a78ca92014-09-27 01:18:29 +020089#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasut8a78ca92014-09-27 01:18:29 +020090/*
91 * The base address is configurable in QSys, each board must specify the
92 * base address based on it's particular FPGA configuration. Please note
93 * that the address here is incremented by 0x400 from the Base address
94 * selected in QSys, since the SPI registers are at offset +0x400.
95 * #define CONFIG_SYS_SPI_BASE 0xff240400
96 */
97#endif
98
99/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200100 * Ethernet on SoC (EMAC)
101 */
102#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5095ee02014-09-08 14:08:45 +0200103#define CONFIG_DW_ALTDESCRIPTOR
104#define CONFIG_MII
105#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5095ee02014-09-08 14:08:45 +0200106#define CONFIG_PHY_GIGE
107#endif
108
109/*
110 * FPGA Driver
111 */
112#ifdef CONFIG_CMD_FPGA
113#define CONFIG_FPGA
114#define CONFIG_FPGA_ALTERA
115#define CONFIG_FPGA_SOCFPGA
116#define CONFIG_FPGA_COUNT 1
117#endif
118
119/*
120 * L4 OSC1 Timer 0
121 */
122/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
123#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
124#define CONFIG_SYS_TIMER_COUNTS_DOWN
125#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
126#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
127#define CONFIG_SYS_TIMER_RATE 2400000
128#else
129#define CONFIG_SYS_TIMER_RATE 25000000
130#endif
131
132/*
133 * L4 Watchdog
134 */
135#ifdef CONFIG_HW_WATCHDOG
136#define CONFIG_DESIGNWARE_WATCHDOG
137#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
138#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roesed0e932d2014-12-19 13:49:10 +0100139#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5095ee02014-09-08 14:08:45 +0200140#endif
141
142/*
143 * MMC Driver
144 */
145#ifdef CONFIG_CMD_MMC
146#define CONFIG_MMC
147#define CONFIG_BOUNCE_BUFFER
148#define CONFIG_GENERIC_MMC
149#define CONFIG_DWMMC
150#define CONFIG_SOCFPGA_DWMMC
151#define CONFIG_SOCFPGA_DWMMC_FIFO_DEPTH 1024
Pavel Machek5095ee02014-09-08 14:08:45 +0200152/* FIXME */
153/* using smaller max blk cnt to avoid flooding the limited stack we have */
154#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
155#endif
156
Stefan Roese7fb0f592014-11-07 12:37:52 +0100157/*
Marek Vasutc339ea52015-12-20 04:00:46 +0100158 * NAND Support
159 */
160#ifdef CONFIG_NAND_DENALI
161#define CONFIG_SYS_MAX_NAND_DEVICE 1
162#define CONFIG_SYS_NAND_MAX_CHIPS 1
163#define CONFIG_SYS_NAND_ONFI_DETECTION
164#define CONFIG_NAND_DENALI_ECC_SIZE 512
165#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
166#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
167#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
168#endif
169
170/*
Stefan Roeseebcaf962014-10-30 09:33:13 +0100171 * I2C support
172 */
173#define CONFIG_SYS_I2C
Stefan Roeseebcaf962014-10-30 09:33:13 +0100174#define CONFIG_SYS_I2C_BUS_MAX 4
175#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
176#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
177#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
178#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
179/* Using standard mode which the speed up to 100Kb/s */
180#define CONFIG_SYS_I2C_SPEED 100000
181#define CONFIG_SYS_I2C_SPEED1 100000
182#define CONFIG_SYS_I2C_SPEED2 100000
183#define CONFIG_SYS_I2C_SPEED3 100000
184/* Address of device when used as slave */
185#define CONFIG_SYS_I2C_SLAVE 0x02
186#define CONFIG_SYS_I2C_SLAVE1 0x02
187#define CONFIG_SYS_I2C_SLAVE2 0x02
188#define CONFIG_SYS_I2C_SLAVE3 0x02
189#ifndef __ASSEMBLY__
190/* Clock supplied to I2C controller in unit of MHz */
191unsigned int cm_get_l4_sp_clk_hz(void);
192#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
193#endif
Stefan Roeseebcaf962014-10-30 09:33:13 +0100194
Pavel Machek5095ee02014-09-08 14:08:45 +0200195/*
Stefan Roese7fb0f592014-11-07 12:37:52 +0100196 * QSPI support
197 */
Stefan Roese7fb0f592014-11-07 12:37:52 +0100198/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutcbc95442015-07-21 16:17:39 +0200199#ifndef CONFIG_SPL_BUILD
Stefan Roese7fb0f592014-11-07 12:37:52 +0100200#define CONFIG_SPI_FLASH_MTD
Marek Vasut55b43122015-07-24 06:15:14 +0200201#define CONFIG_CMD_MTDPARTS
202#define CONFIG_MTD_DEVICE
203#define CONFIG_MTD_PARTITIONS
Chin Liang See55702fe2015-12-21 23:01:51 +0800204#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutcbc95442015-07-21 16:17:39 +0200205#endif
Stefan Roese7fb0f592014-11-07 12:37:52 +0100206/* QSPI reference clock */
207#ifndef __ASSEMBLY__
208unsigned int cm_get_qspi_controller_clk_hz(void);
209#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
210#endif
211#define CONFIG_CQSPI_DECODER 0
Stefan Roese7fb0f592014-11-07 12:37:52 +0100212
Marek Vasut0c745d02015-08-19 23:23:53 +0200213/*
214 * Designware SPI support
215 */
Stefan Roesea6e73592014-11-07 13:50:34 +0100216
Stefan Roese7fb0f592014-11-07 12:37:52 +0100217/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200218 * Serial Driver
219 */
Pavel Machek5095ee02014-09-08 14:08:45 +0200220#define CONFIG_SYS_NS16550_SERIAL
221#define CONFIG_SYS_NS16550_REG_SIZE -4
222#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
223#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
224#define CONFIG_SYS_NS16550_CLK 1000000
225#else
226#define CONFIG_SYS_NS16550_CLK 100000000
227#endif
228#define CONFIG_CONS_INDEX 1
229#define CONFIG_BAUDRATE 115200
230
231/*
Marek Vasut20cadbb2014-10-24 23:34:25 +0200232 * USB
233 */
234#ifdef CONFIG_CMD_USB
235#define CONFIG_USB_DWC2
Marek Vasut20cadbb2014-10-24 23:34:25 +0200236#endif
237
238/*
Marek Vasut0223a952014-11-04 04:25:09 +0100239 * USB Gadget (DFU, UMS)
240 */
241#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski01acd6a2015-06-12 19:56:58 +0200242#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut0223a952014-11-04 04:25:09 +0100243
Paul Kocialkowski01acd6a2015-06-12 19:56:58 +0200244#define CONFIG_USB_FUNCTION_DFU
Marek Vasuteba522a2015-12-20 04:00:45 +0100245#ifdef CONFIG_DM_MMC
Marek Vasut0223a952014-11-04 04:25:09 +0100246#define CONFIG_DFU_MMC
Marek Vasuteba522a2015-12-20 04:00:45 +0100247#endif
Marek Vasut0223a952014-11-04 04:25:09 +0100248#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
249#define DFU_DEFAULT_POLL_TIMEOUT 300
250
251/* USB IDs */
Sam Protsenkoe6c0bc02016-04-13 14:20:30 +0300252#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
253#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut0223a952014-11-04 04:25:09 +0100254#endif
255
256/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200257 * U-Boot environment
258 */
259#define CONFIG_SYS_CONSOLE_IS_IN_ENV
260#define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
261#define CONFIG_SYS_CONSOLE_ENV_OVERWRITE
Stefan Roeseead2fb22016-03-03 16:57:38 +0100262#if !defined(CONFIG_ENV_SIZE)
Pavel Machek5095ee02014-09-08 14:08:45 +0200263#define CONFIG_ENV_SIZE 4096
Stefan Roeseead2fb22016-03-03 16:57:38 +0100264#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200265
Chin Liang See79cc48e2015-12-21 21:02:45 +0800266/* Environment for SDMMC boot */
267#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
268#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
269#define CONFIG_ENV_OFFSET 512 /* just after the MBR */
270#endif
271
Chin Liang Seeec8b7522016-02-24 16:50:22 +0800272/* Environment for QSPI boot */
273#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
274#define CONFIG_ENV_OFFSET 0x00100000
275#define CONFIG_ENV_SECT_SIZE (64 * 1024)
276#endif
277
Pavel Machek5095ee02014-09-08 14:08:45 +0200278/*
Chin Liang See55702fe2015-12-21 23:01:51 +0800279 * mtd partitioning for serial NOR flash
280 *
281 * device nor0 <ff705000.spi.0>, # parts = 6
282 * #: name size offset mask_flags
283 * 0: u-boot 0x00100000 0x00000000 0
284 * 1: env1 0x00040000 0x00100000 0
285 * 2: env2 0x00040000 0x00140000 0
286 * 3: UBI 0x03e80000 0x00180000 0
287 * 4: boot 0x00e80000 0x00180000 0
288 * 5: rootfs 0x01000000 0x01000000 0
289 *
290 */
291#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
292#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
293 "1m(u-boot)," \
294 "256k(env1)," \
295 "256k(env2)," \
296 "14848k(boot)," \
297 "16m(rootfs)," \
298 "-@1536k(UBI)\0"
299#endif
300
Chin Liang See6cdd4652015-12-22 15:32:26 +0800301/* UBI and UBIFS support */
302#if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
303#define CONFIG_CMD_UBI
304#define CONFIG_CMD_UBIFS
305#define CONFIG_RBTREE
306#define CONFIG_LZO
307#endif
308
Chin Liang See55702fe2015-12-21 23:01:51 +0800309/*
Pavel Machek5095ee02014-09-08 14:08:45 +0200310 * SPL
Marek Vasut34584d12014-10-16 12:25:40 +0200311 *
312 * SRAM Memory layout:
313 *
314 * 0xFFFF_0000 ...... Start of SRAM
315 * 0xFFFF_xxxx ...... Top of stack (grows down)
316 * 0xFFFF_yyyy ...... Malloc area
317 * 0xFFFF_zzzz ...... Global Data
318 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5095ee02014-09-08 14:08:45 +0200319 */
320#define CONFIG_SPL_FRAMEWORK
Pavel Machek5095ee02014-09-08 14:08:45 +0200321#define CONFIG_SPL_RAM_DEVICE
Marek Vasut34584d12014-10-16 12:25:40 +0200322#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Dinh Nguyen68681602015-03-30 17:01:03 -0500323#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Pavel Machek5095ee02014-09-08 14:08:45 +0200324
Marek Vasutd3f34e72015-07-10 00:04:23 +0200325/* SPL SDMMC boot support */
326#ifdef CONFIG_SPL_MMC_SUPPORT
327#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
328#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
329#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Marek Vasutd3f34e72015-07-10 00:04:23 +0200330#else
Marek Vasut61520ac2016-06-23 18:14:50 +0200331#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION 1
Sylvain Lesned31e9c52016-06-01 11:14:54 +0200332#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x200 /* offset 512 sect (256k) */
Marek Vasutd3f34e72015-07-10 00:04:23 +0200333#endif
334#endif
Pavel Machek5095ee02014-09-08 14:08:45 +0200335
Marek Vasut346d6f52015-07-21 07:50:03 +0200336/* SPL QSPI boot support */
337#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasut346d6f52015-07-21 07:50:03 +0200338#define CONFIG_SPL_SPI_LOAD
339#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
340#endif
341
Marek Vasutc339ea52015-12-20 04:00:46 +0100342/* SPL NAND boot support */
343#ifdef CONFIG_SPL_NAND_SUPPORT
344#define CONFIG_SYS_NAND_USE_FLASH_BBT
345#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
346#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
347#endif
348
Dinh Nguyena717b812015-03-30 17:01:12 -0500349/*
350 * Stack setup
351 */
352#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
353
Dinh Nguyen48275c92015-12-03 16:05:59 -0600354#endif /* __CONFIG_SOCFPGA_COMMON_H__ */