Dirk Behme | ad9bc8e | 2009-01-28 21:39:58 +0100 | [diff] [blame^] | 1 | /* |
| 2 | * (C) Copyright 2004-2008 |
| 3 | * Texas Instruments, <www.ti.com> |
| 4 | * |
| 5 | * Author : |
| 6 | * Manikandan Pillai <mani.pillai@ti.com> |
| 7 | * |
| 8 | * Derived from Beagle Board and 3430 SDP code by |
| 9 | * Richard Woodruff <r-woodruff2@ti.com> |
| 10 | * Syed Mohammed Khasim <khasim@ti.com> |
| 11 | * |
| 12 | * See file CREDITS for list of people who contributed to this |
| 13 | * project. |
| 14 | * |
| 15 | * This program is free software; you can redistribute it and/or |
| 16 | * modify it under the terms of the GNU General Public License as |
| 17 | * published by the Free Software Foundation; either version 2 of |
| 18 | * the License, or (at your option) any later version. |
| 19 | * |
| 20 | * This program is distributed in the hope that it will be useful, |
| 21 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 22 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 23 | * GNU General Public License for more details. |
| 24 | * |
| 25 | * You should have received a copy of the GNU General Public License |
| 26 | * along with this program; if not, write to the Free Software |
| 27 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 28 | * MA 02111-1307 USA |
| 29 | */ |
| 30 | #include <common.h> |
| 31 | #include <asm/io.h> |
| 32 | #include <asm/arch/mem.h> |
| 33 | #include <asm/arch/mux.h> |
| 34 | #include <asm/arch/sys_proto.h> |
| 35 | #include <i2c.h> |
| 36 | #include <asm/mach-types.h> |
| 37 | #include "evm.h" |
| 38 | |
| 39 | /****************************************************************************** |
| 40 | * Routine: board_init |
| 41 | * Description: Early hardware init. |
| 42 | *****************************************************************************/ |
| 43 | int board_init(void) |
| 44 | { |
| 45 | DECLARE_GLOBAL_DATA_PTR; |
| 46 | |
| 47 | gpmc_init(); /* in SRAM or SDRAM, finish GPMC */ |
| 48 | /* board id for Linux */ |
| 49 | gd->bd->bi_arch_number = MACH_TYPE_OMAP3EVM; |
| 50 | /* boot param addr */ |
| 51 | gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100); |
| 52 | |
| 53 | return 0; |
| 54 | } |
| 55 | |
| 56 | /****************************************************************************** |
| 57 | * Routine: misc_init_r |
| 58 | * Description: Init ethernet (done here so udelay works) |
| 59 | *****************************************************************************/ |
| 60 | int misc_init_r(void) |
| 61 | { |
| 62 | |
| 63 | #ifdef CONFIG_DRIVER_OMAP34XX_I2C |
| 64 | i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE); |
| 65 | #endif |
| 66 | |
| 67 | #if defined(CONFIG_CMD_NET) |
| 68 | setup_net_chip(); |
| 69 | #endif |
| 70 | |
| 71 | return 0; |
| 72 | } |
| 73 | |
| 74 | /****************************************************************************** |
| 75 | * Routine: set_muxconf_regs |
| 76 | * Description: Setting up the configuration Mux registers specific to the |
| 77 | * hardware. Many pins need to be moved from protect to primary |
| 78 | * mode. |
| 79 | *****************************************************************************/ |
| 80 | void set_muxconf_regs(void) |
| 81 | { |
| 82 | MUX_EVM(); |
| 83 | } |
| 84 | |
| 85 | /****************************************************************************** |
| 86 | * Routine: setup_net_chip |
| 87 | * Description: Setting up the configuration GPMC registers specific to the |
| 88 | * Ethernet hardware. |
| 89 | *****************************************************************************/ |
| 90 | static void setup_net_chip(void) |
| 91 | { |
| 92 | gpio_t *gpio3_base = (gpio_t *)OMAP34XX_GPIO3_BASE; |
| 93 | gpmc_csx_t *gpmc_cs6_base = (gpmc_csx_t *)GPMC_CONFIG_CS6_BASE; |
| 94 | ctrl_t *ctrl_base = (ctrl_t *)OMAP34XX_CTRL_BASE; |
| 95 | |
| 96 | /* Configure GPMC registers */ |
| 97 | writel(NET_GPMC_CONFIG1, &gpmc_cs6_base->config1); |
| 98 | writel(NET_GPMC_CONFIG2, &gpmc_cs6_base->config2); |
| 99 | writel(NET_GPMC_CONFIG3, &gpmc_cs6_base->config3); |
| 100 | writel(NET_GPMC_CONFIG4, &gpmc_cs6_base->config4); |
| 101 | writel(NET_GPMC_CONFIG5, &gpmc_cs6_base->config5); |
| 102 | writel(NET_GPMC_CONFIG6, &gpmc_cs6_base->config6); |
| 103 | writel(NET_GPMC_CONFIG7, &gpmc_cs6_base->config7); |
| 104 | |
| 105 | /* Enable off mode for NWE in PADCONF_GPMC_NWE register */ |
| 106 | writew(readw(&ctrl_base ->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe); |
| 107 | /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */ |
| 108 | writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe); |
| 109 | /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */ |
| 110 | writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00, |
| 111 | &ctrl_base->gpmc_nadv_ale); |
| 112 | |
| 113 | /* Make GPIO 64 as output pin */ |
| 114 | writel(readl(&gpio3_base->oe) & ~(GPIO0), &gpio3_base->oe); |
| 115 | |
| 116 | /* Now send a pulse on the GPIO pin */ |
| 117 | writel(GPIO0, &gpio3_base->setdataout); |
| 118 | udelay(1); |
| 119 | writel(GPIO0, &gpio3_base->cleardataout); |
| 120 | udelay(1); |
| 121 | writel(GPIO0, &gpio3_base->setdataout); |
| 122 | } |