blob: cb797261b7f368f0f69bd02f151a970fcb9324f7 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut6b6440d2011-11-08 23:18:13 +00002/*
3 * Freescale i.MX28 GPIO control code
4 *
5 * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
6 * on behalf of DENX Software Engineering GmbH
Marek Vasut6b6440d2011-11-08 23:18:13 +00007 */
8
9#include <common.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060010#include <log.h>
Simon Glass336d4612020-02-03 07:36:16 -070011#include <malloc.h>
Simon Glasscd93d622020-05-10 11:40:13 -060012#include <linux/bitops.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090013#include <linux/errno.h>
Marek Vasut6b6440d2011-11-08 23:18:13 +000014#include <asm/io.h>
15#include <asm/arch/iomux.h>
16#include <asm/arch/imx-regs.h>
17
18#if defined(CONFIG_MX23)
19#define PINCTRL_BANKS 3
20#define PINCTRL_DOUT(n) (0x0500 + ((n) * 0x10))
21#define PINCTRL_DIN(n) (0x0600 + ((n) * 0x10))
22#define PINCTRL_DOE(n) (0x0700 + ((n) * 0x10))
23#define PINCTRL_PIN2IRQ(n) (0x0800 + ((n) * 0x10))
24#define PINCTRL_IRQEN(n) (0x0900 + ((n) * 0x10))
25#define PINCTRL_IRQSTAT(n) (0x0c00 + ((n) * 0x10))
26#elif defined(CONFIG_MX28)
27#define PINCTRL_BANKS 5
28#define PINCTRL_DOUT(n) (0x0700 + ((n) * 0x10))
29#define PINCTRL_DIN(n) (0x0900 + ((n) * 0x10))
30#define PINCTRL_DOE(n) (0x0b00 + ((n) * 0x10))
31#define PINCTRL_PIN2IRQ(n) (0x1000 + ((n) * 0x10))
32#define PINCTRL_IRQEN(n) (0x1100 + ((n) * 0x10))
33#define PINCTRL_IRQSTAT(n) (0x1400 + ((n) * 0x10))
34#else
35#error "Please select CONFIG_MX23 or CONFIG_MX28"
36#endif
37
38#define GPIO_INT_FALL_EDGE 0x0
39#define GPIO_INT_LOW_LEV 0x1
40#define GPIO_INT_RISE_EDGE 0x2
41#define GPIO_INT_HIGH_LEV 0x3
42#define GPIO_INT_LEV_MASK (1 << 0)
43#define GPIO_INT_POL_MASK (1 << 1)
44
45void mxs_gpio_init(void)
46{
47 int i;
48
49 for (i = 0; i < PINCTRL_BANKS; i++) {
50 writel(0, MXS_PINCTRL_BASE + PINCTRL_PIN2IRQ(i));
51 writel(0, MXS_PINCTRL_BASE + PINCTRL_IRQEN(i));
52 /* Use SCT address here to clear the IRQSTAT bits */
53 writel(0xffffffff, MXS_PINCTRL_BASE + PINCTRL_IRQSTAT(i) + 8);
54 }
55}
56
Lukasz Majewski397af352019-06-19 17:31:05 +020057#if !CONFIG_IS_ENABLED(DM_GPIO)
Joe Hershberger365d6072011-11-11 15:55:36 -060058int gpio_get_value(unsigned gpio)
Marek Vasut6b6440d2011-11-08 23:18:13 +000059{
Joe Hershberger365d6072011-11-11 15:55:36 -060060 uint32_t bank = PAD_BANK(gpio);
Marek Vasut6b6440d2011-11-08 23:18:13 +000061 uint32_t offset = PINCTRL_DIN(bank);
Otavio Salvadorddcf13b2012-08-05 09:05:30 +000062 struct mxs_register_32 *reg =
63 (struct mxs_register_32 *)(MXS_PINCTRL_BASE + offset);
Marek Vasut6b6440d2011-11-08 23:18:13 +000064
Joe Hershberger365d6072011-11-11 15:55:36 -060065 return (readl(&reg->reg) >> PAD_PIN(gpio)) & 1;
Marek Vasut6b6440d2011-11-08 23:18:13 +000066}
67
Joe Hershberger365d6072011-11-11 15:55:36 -060068void gpio_set_value(unsigned gpio, int value)
Marek Vasut6b6440d2011-11-08 23:18:13 +000069{
Joe Hershberger365d6072011-11-11 15:55:36 -060070 uint32_t bank = PAD_BANK(gpio);
Marek Vasut6b6440d2011-11-08 23:18:13 +000071 uint32_t offset = PINCTRL_DOUT(bank);
Otavio Salvadorddcf13b2012-08-05 09:05:30 +000072 struct mxs_register_32 *reg =
73 (struct mxs_register_32 *)(MXS_PINCTRL_BASE + offset);
Marek Vasut6b6440d2011-11-08 23:18:13 +000074
75 if (value)
Joe Hershberger365d6072011-11-11 15:55:36 -060076 writel(1 << PAD_PIN(gpio), &reg->reg_set);
Marek Vasut6b6440d2011-11-08 23:18:13 +000077 else
Joe Hershberger365d6072011-11-11 15:55:36 -060078 writel(1 << PAD_PIN(gpio), &reg->reg_clr);
Marek Vasut6b6440d2011-11-08 23:18:13 +000079}
80
Joe Hershberger365d6072011-11-11 15:55:36 -060081int gpio_direction_input(unsigned gpio)
Marek Vasut6b6440d2011-11-08 23:18:13 +000082{
Joe Hershberger365d6072011-11-11 15:55:36 -060083 uint32_t bank = PAD_BANK(gpio);
Marek Vasut6b6440d2011-11-08 23:18:13 +000084 uint32_t offset = PINCTRL_DOE(bank);
Otavio Salvadorddcf13b2012-08-05 09:05:30 +000085 struct mxs_register_32 *reg =
86 (struct mxs_register_32 *)(MXS_PINCTRL_BASE + offset);
Marek Vasut6b6440d2011-11-08 23:18:13 +000087
Joe Hershberger365d6072011-11-11 15:55:36 -060088 writel(1 << PAD_PIN(gpio), &reg->reg_clr);
Marek Vasut6b6440d2011-11-08 23:18:13 +000089
90 return 0;
91}
92
Joe Hershberger365d6072011-11-11 15:55:36 -060093int gpio_direction_output(unsigned gpio, int value)
Marek Vasut6b6440d2011-11-08 23:18:13 +000094{
Joe Hershberger365d6072011-11-11 15:55:36 -060095 uint32_t bank = PAD_BANK(gpio);
Marek Vasut6b6440d2011-11-08 23:18:13 +000096 uint32_t offset = PINCTRL_DOE(bank);
Otavio Salvadorddcf13b2012-08-05 09:05:30 +000097 struct mxs_register_32 *reg =
98 (struct mxs_register_32 *)(MXS_PINCTRL_BASE + offset);
Marek Vasut6b6440d2011-11-08 23:18:13 +000099
Joe Hershberger365d6072011-11-11 15:55:36 -0600100 gpio_set_value(gpio, value);
Marek Vasut6b6440d2011-11-08 23:18:13 +0000101
Michael Heimpoldac135f62013-11-03 22:59:26 +0100102 writel(1 << PAD_PIN(gpio), &reg->reg_set);
103
Marek Vasut6b6440d2011-11-08 23:18:13 +0000104 return 0;
105}
106
Joe Hershberger365d6072011-11-11 15:55:36 -0600107int gpio_request(unsigned gpio, const char *label)
Marek Vasut6b6440d2011-11-08 23:18:13 +0000108{
Joe Hershberger365d6072011-11-11 15:55:36 -0600109 if (PAD_BANK(gpio) >= PINCTRL_BANKS)
110 return -1;
Marek Vasut6b6440d2011-11-08 23:18:13 +0000111
112 return 0;
113}
114
Joe Hershberger365d6072011-11-11 15:55:36 -0600115int gpio_free(unsigned gpio)
Marek Vasut6b6440d2011-11-08 23:18:13 +0000116{
Joe Hershberger365d6072011-11-11 15:55:36 -0600117 return 0;
Marek Vasut6b6440d2011-11-08 23:18:13 +0000118}
Måns Rullgård88f91d12015-12-15 22:27:57 +0000119
120int name_to_gpio(const char *name)
121{
122 unsigned bank, pin;
123 char *end;
124
125 bank = simple_strtoul(name, &end, 10);
126
127 if (!*end || *end != ':')
128 return bank;
129
130 pin = simple_strtoul(end + 1, NULL, 10);
131
132 return (bank << MXS_PAD_BANK_SHIFT) | (pin << MXS_PAD_PIN_SHIFT);
133}
Simon Glassbcee8d62019-12-06 21:41:35 -0700134#else /* DM_GPIO */
Lukasz Majewski397af352019-06-19 17:31:05 +0200135#include <dm.h>
136#include <asm/gpio.h>
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200137#include <dt-structs.h>
Lukasz Majewski397af352019-06-19 17:31:05 +0200138#include <asm/arch/gpio.h>
139#define MXS_MAX_GPIO_PER_BANK 32
140
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200141#ifdef CONFIG_MX28
142#define dtd_fsl_imx_gpio dtd_fsl_imx28_gpio
143#else /* CONFIG_MX23 */
144#define dtd_fsl_imx_gpio dtd_fsl_imx23_gpio
145#endif
146
Lukasz Majewski397af352019-06-19 17:31:05 +0200147DECLARE_GLOBAL_DATA_PTR;
148/*
149 * According to i.MX28 Reference Manual:
150 * 'i.MX28 Applications Processor Reference Manual, Rev. 1, 2010'
151 * The i.MX28 has following number of GPIOs available:
152 * Bank 0: 0-28 -> 29 PINS
153 * Bank 1: 0-31 -> 32 PINS
154 * Bank 2: 0-27 -> 28 PINS
155 * Bank 3: 0-30 -> 31 PINS
156 * Bank 4: 0-20 -> 21 PINS
157 */
158
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200159struct mxs_gpio_platdata {
160#if CONFIG_IS_ENABLED(OF_PLATDATA)
161 struct dtd_fsl_imx_gpio dtplat;
162#endif
163 unsigned int bank;
164 int gpio_ranges;
165};
166
Lukasz Majewski397af352019-06-19 17:31:05 +0200167struct mxs_gpio_priv {
168 unsigned int bank;
169};
170
171static int mxs_gpio_get_value(struct udevice *dev, unsigned offset)
172{
173 struct mxs_gpio_priv *priv = dev_get_priv(dev);
174 struct mxs_register_32 *reg =
175 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
176 PINCTRL_DIN(priv->bank));
177
178 return (readl(&reg->reg) >> offset) & 1;
179}
180
181static int mxs_gpio_set_value(struct udevice *dev, unsigned offset,
182 int value)
183{
184 struct mxs_gpio_priv *priv = dev_get_priv(dev);
185 struct mxs_register_32 *reg =
186 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
187 PINCTRL_DOUT(priv->bank));
188 if (value)
189 writel(BIT(offset), &reg->reg_set);
190 else
191 writel(BIT(offset), &reg->reg_clr);
192
193 return 0;
194}
195
196static int mxs_gpio_direction_input(struct udevice *dev, unsigned offset)
197{
198 struct mxs_gpio_priv *priv = dev_get_priv(dev);
199 struct mxs_register_32 *reg =
200 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
201 PINCTRL_DOE(priv->bank));
202
203 writel(BIT(offset), &reg->reg_clr);
204
205 return 0;
206}
207
208static int mxs_gpio_direction_output(struct udevice *dev, unsigned offset,
209 int value)
210{
211 struct mxs_gpio_priv *priv = dev_get_priv(dev);
212 struct mxs_register_32 *reg =
213 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
214 PINCTRL_DOE(priv->bank));
215
216 mxs_gpio_set_value(dev, offset, value);
217
218 writel(BIT(offset), &reg->reg_set);
219
220 return 0;
221}
222
223static int mxs_gpio_get_function(struct udevice *dev, unsigned offset)
224{
225 struct mxs_gpio_priv *priv = dev_get_priv(dev);
226 struct mxs_register_32 *reg =
227 (struct mxs_register_32 *)(MXS_PINCTRL_BASE +
228 PINCTRL_DOE(priv->bank));
229 bool is_output = !!(readl(&reg->reg) >> offset);
230
231 return is_output ? GPIOF_OUTPUT : GPIOF_INPUT;
232}
233
234static const struct dm_gpio_ops gpio_mxs_ops = {
235 .direction_input = mxs_gpio_direction_input,
236 .direction_output = mxs_gpio_direction_output,
237 .get_value = mxs_gpio_get_value,
238 .set_value = mxs_gpio_set_value,
239 .get_function = mxs_gpio_get_function,
240};
241
242static int mxs_gpio_probe(struct udevice *dev)
243{
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200244 struct mxs_gpio_platdata *plat = dev_get_platdata(dev);
Lukasz Majewski397af352019-06-19 17:31:05 +0200245 struct mxs_gpio_priv *priv = dev_get_priv(dev);
246 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
Lukasz Majewski397af352019-06-19 17:31:05 +0200247 char name[16], *str;
Lukasz Majewski397af352019-06-19 17:31:05 +0200248
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200249#if CONFIG_IS_ENABLED(OF_PLATDATA)
250 struct dtd_fsl_imx_gpio *dtplat = &plat->dtplat;
251 priv->bank = (unsigned int)dtplat->reg[0];
252 uc_priv->gpio_count = dtplat->gpio_ranges[3];
253#else
254 priv->bank = (unsigned int)plat->bank;
255 uc_priv->gpio_count = plat->gpio_ranges;
256#endif
Lukasz Majewski397af352019-06-19 17:31:05 +0200257 snprintf(name, sizeof(name), "GPIO%d_", priv->bank);
258 str = strdup(name);
259 if (!str)
260 return -ENOMEM;
261
262 uc_priv->bank_name = str;
263
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200264 debug("%s: %s: %d pins base: 0x%x\n", __func__, uc_priv->bank_name,
265 uc_priv->gpio_count, priv->bank);
266
267 return 0;
268}
269
270#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
271static int mxs_ofdata_to_platdata(struct udevice *dev)
272{
273 struct mxs_gpio_platdata *plat = dev->platdata;
274 struct fdtdec_phandle_args args;
275 int node = dev_of_offset(dev);
276 int ret;
277
278 plat->bank = devfdt_get_addr(dev);
279 if (plat->bank == FDT_ADDR_T_NONE) {
280 printf("%s: No 'reg' property defined!\n", __func__);
281 return -EINVAL;
282 }
283
Lukasz Majewski397af352019-06-19 17:31:05 +0200284 ret = fdtdec_parse_phandle_with_args(gd->fdt_blob, node, "gpio-ranges",
285 NULL, 3, 0, &args);
286 if (ret)
287 printf("%s: 'gpio-ranges' not defined - using default!\n",
288 __func__);
289
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200290 plat->gpio_ranges = ret == 0 ? args.args[2] : MXS_MAX_GPIO_PER_BANK;
Lukasz Majewski397af352019-06-19 17:31:05 +0200291
292 return 0;
293}
294
295static const struct udevice_id mxs_gpio_ids[] = {
296 { .compatible = "fsl,imx23-gpio" },
297 { .compatible = "fsl,imx28-gpio" },
298 { }
299};
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200300#endif
Lukasz Majewski397af352019-06-19 17:31:05 +0200301
Walter Lozanoe3e24702020-06-25 01:10:04 -0300302U_BOOT_DRIVER(fsl_imx23_gpio) = {
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200303 .name = "fsl_imx23_gpio",
Lukasz Majewski397af352019-06-19 17:31:05 +0200304 .id = UCLASS_GPIO,
305 .ops = &gpio_mxs_ops,
306 .probe = mxs_gpio_probe,
307 .priv_auto_alloc_size = sizeof(struct mxs_gpio_priv),
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200308 .platdata_auto_alloc_size = sizeof(struct mxs_gpio_platdata),
309#if CONFIG_IS_ENABLED(OF_CONTROL) && !CONFIG_IS_ENABLED(OF_PLATDATA)
Lukasz Majewski397af352019-06-19 17:31:05 +0200310 .of_match = mxs_gpio_ids,
Lukasz Majewskic883d6a2019-09-05 09:55:01 +0200311 .ofdata_to_platdata = mxs_ofdata_to_platdata,
312#endif
Lukasz Majewski397af352019-06-19 17:31:05 +0200313};
Walter Lozanoaddf3582020-06-25 01:10:06 -0300314
315U_BOOT_DRIVER_ALIAS(fsl_imx23_gpio, fsl_imx28_gpio)
Simon Glassbcee8d62019-12-06 21:41:35 -0700316#endif /* DM_GPIO */