blob: 68e3c89a1cd87374dca14aa0781a3d5e85b17fa3 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Matthew Fettke545c8e02008-01-24 14:02:32 -06002/*
3 * Configuation settings for the Motorola MC5275EVB board.
4 *
5 * By Arthur Shipkowski <art@videon-central.com>
6 * Copyright (C) 2005 Videon Central, Inc.
7 *
8 * Based off of M5272C3 board code by Josef Baumgartner
9 * <josef.baumgartner@telex.de>
Matthew Fettke545c8e02008-01-24 14:02:32 -060010 */
11
12/*
13 * board/config.h - configuration options, board specific
14 */
15
16#ifndef _M5275EVB_H
17#define _M5275EVB_H
18
19/*
20 * High Level Configuration Options
21 * (easy to change)
22 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060023
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
Matthew Fettke545c8e02008-01-24 14:02:32 -060025
26/* Configuration for environment
27 * Environment is embedded in u-boot in the second sector of the flash
28 */
Matthew Fettke545c8e02008-01-24 14:02:32 -060029
angelo@sysam.it5296cb12015-03-29 22:54:16 +020030#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060031 . = DEFINED(env_offset) ? env_offset : .; \
32 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020033
Matthew Fettke545c8e02008-01-24 14:02:32 -060034/* Available command configuration */
Matthew Fettke545c8e02008-01-24 14:02:32 -060035
Matthew Fettke545c8e02008-01-24 14:02:32 -060036#ifdef CONFIG_MCFFEC
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020037#define CONFIG_SYS_DISCOVER_PHY
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
39#ifndef CONFIG_SYS_DISCOVER_PHY
Matthew Fettke545c8e02008-01-24 14:02:32 -060040#define FECDUPLEX FULL
41#define FECSPEED _100BASET
Matthew Fettke545c8e02008-01-24 14:02:32 -060042#endif
43#endif
44
45/* I2C */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_I2C_PINMUX_REG (gpio_reg->par_feci2c)
47#define CONFIG_SYS_I2C_PINMUX_CLR (0xFFF0)
48#define CONFIG_SYS_I2C_PINMUX_SET (0x000F)
Matthew Fettke545c8e02008-01-24 14:02:32 -060049
TsiChung Liew0e8a7552010-03-10 16:33:03 -060050#ifdef CONFIG_MCFFEC
TsiChung Liew0e8a7552010-03-10 16:33:03 -060051# define CONFIG_OVERWRITE_ETHADDR_ONCE
52#endif /* FEC_ENET */
53
54#define CONFIG_EXTRA_ENV_SETTINGS \
55 "netdev=eth0\0" \
56 "loadaddr=10000\0" \
57 "uboot=u-boot.bin\0" \
58 "load=tftp ${loadaddr} ${uboot}\0" \
59 "upd=run load; run prog\0" \
60 "prog=prot off ffe00000 ffe3ffff;" \
61 "era ffe00000 ffe3ffff;" \
62 "cp.b ${loadaddr} ffe00000 ${filesize};"\
63 "save\0" \
64 ""
65
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_CLK 150000000
Matthew Fettke545c8e02008-01-24 14:02:32 -060067
68/*
69 * Low Level Configuration Settings
70 * (address mappings, register initial values, etc.)
71 * You should know what you are doing if you make changes here.
72 */
73
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020074#define CONFIG_SYS_MBAR 0x40000000
Matthew Fettke545c8e02008-01-24 14:02:32 -060075
76/*-----------------------------------------------------------------------
77 * Definitions for initial stack pointer and data area (in DPRAM)
78 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020080#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020081#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020082#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Matthew Fettke545c8e02008-01-24 14:02:32 -060083
84/*-----------------------------------------------------------------------
85 * Start addresses for the final memory configuration
86 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020087 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
Matthew Fettke545c8e02008-01-24 14:02:32 -060088 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_SDRAM_BASE 0x00000000
90#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +000091#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Matthew Fettke545c8e02008-01-24 14:02:32 -060092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
Matthew Fettke545c8e02008-01-24 14:02:32 -060095
96/*
97 * For booting Linux, the board info and command line data
98 * have to be in the first 8 MB of memory, since this is
99 * the maximum mapped by the Linux kernel during initialization ??
100 */
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000101#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
102#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
Matthew Fettke545c8e02008-01-24 14:02:32 -0600103
104/*-----------------------------------------------------------------------
105 * FLASH organization
106 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200107#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
108#define CONFIG_SYS_FLASH_ERASE_TOUT 1000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600109
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_FLASH_SIZE 0x200000
Matthew Fettke545c8e02008-01-24 14:02:32 -0600111
112/*-----------------------------------------------------------------------
113 * Cache Configuration
114 */
Matthew Fettke545c8e02008-01-24 14:02:32 -0600115
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600116#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200117 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600118#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200119 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600120#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
121#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
122 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
123 CF_ACR_EN | CF_ACR_SM_ALL)
124#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
125 CF_CACR_DISD | CF_CACR_INVI | \
126 CF_CACR_CEIB | CF_CACR_DCM | \
127 CF_CACR_EUSP)
128
Matthew Fettke545c8e02008-01-24 14:02:32 -0600129/*-----------------------------------------------------------------------
130 * Memory bank definitions
131 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000132#define CONFIG_SYS_CS0_BASE 0xffe00000
133#define CONFIG_SYS_CS0_CTRL 0x00001980
134#define CONFIG_SYS_CS0_MASK 0x001F0001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600135
TsiChung Liew012522f2008-10-21 10:03:07 +0000136#define CONFIG_SYS_CS1_BASE 0x30000000
137#define CONFIG_SYS_CS1_CTRL 0x00001900
138#define CONFIG_SYS_CS1_MASK 0x00070001
Matthew Fettke545c8e02008-01-24 14:02:32 -0600139
140/*-----------------------------------------------------------------------
141 * Port configuration
142 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_FECI2C 0x0FA0
Matthew Fettke545c8e02008-01-24 14:02:32 -0600144
145#endif /* _M5275EVB_H */