Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2010 Heiko Schocher <hs@denx.de> |
| 4 | * |
| 5 | * based on: |
| 6 | * Copyright (C) 2009 Ilya Yanok <yanok@emcraft.com> |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #ifndef __IMX27LITE_COMMON_CONFIG_H |
| 10 | #define __IMX27LITE_COMMON_CONFIG_H |
| 11 | |
| 12 | /* |
| 13 | * SoC Configuration |
| 14 | */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 15 | #define CONFIG_MX27 |
| 16 | #define CONFIG_MX27_CLK32 32768 /* OSC32K frequency */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 17 | |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 18 | /* |
| 19 | * Lowlevel configuration |
| 20 | */ |
| 21 | #define SDRAM_ESDCFG_REGISTER_VAL(cas) \ |
| 22 | (ESDCFG_TRC(10) | \ |
| 23 | ESDCFG_TRCD(3) | \ |
| 24 | ESDCFG_TCAS(cas) | \ |
| 25 | ESDCFG_TRRD(1) | \ |
| 26 | ESDCFG_TRAS(5) | \ |
| 27 | ESDCFG_TWR | \ |
| 28 | ESDCFG_TMRD(2) | \ |
| 29 | ESDCFG_TRP(2) | \ |
| 30 | ESDCFG_TXP(3)) |
| 31 | |
| 32 | #define SDRAM_ESDCTL_REGISTER_VAL \ |
| 33 | (ESDCTL_PRCT(0) | \ |
| 34 | ESDCTL_BL | \ |
| 35 | ESDCTL_PWDT(0) | \ |
| 36 | ESDCTL_SREFR(3) | \ |
| 37 | ESDCTL_DSIZ_32 | \ |
| 38 | ESDCTL_COL10 | \ |
| 39 | ESDCTL_ROW13 | \ |
| 40 | ESDCTL_SDE) |
| 41 | |
| 42 | #define SDRAM_ALL_VAL 0xf00 |
| 43 | |
| 44 | #define SDRAM_MODE_REGISTER_VAL 0x33 /* BL: 8, CAS: 3 */ |
| 45 | #define SDRAM_EXT_MODE_REGISTER_VAL 0x1000000 |
| 46 | |
| 47 | #define MPCTL0_VAL 0x1ef15d5 |
| 48 | |
| 49 | #define SPCTL0_VAL 0x043a1c09 |
| 50 | |
| 51 | #define CSCR_VAL 0x33f08107 |
| 52 | |
| 53 | #define PCDR0_VAL 0x120470c3 |
| 54 | #define PCDR1_VAL 0x03030303 |
| 55 | #define PCCR0_VAL 0xffffffff |
| 56 | #define PCCR1_VAL 0xfffffffc |
| 57 | |
| 58 | #define AIPI1_PSR0_VAL 0x20040304 |
| 59 | #define AIPI1_PSR1_VAL 0xdffbfcfb |
| 60 | #define AIPI2_PSR0_VAL 0x07ffc200 |
| 61 | #define AIPI2_PSR1_VAL 0xffffffff |
| 62 | |
| 63 | /* |
| 64 | * Memory Info |
| 65 | */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 66 | /* memtest start address */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 67 | #define PHYS_SDRAM_1 0xA0000000 /* DDR Start */ |
| 68 | #define PHYS_SDRAM_1_SIZE 0x08000000 /* DDR size 128MB */ |
| 69 | |
| 70 | /* |
| 71 | * Serial Driver info |
| 72 | */ |
Stefano Babic | 40f6fff | 2011-11-22 15:22:39 +0100 | [diff] [blame] | 73 | #define CONFIG_MXC_UART_BASE UART1_BASE |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 74 | |
| 75 | /* |
| 76 | * Flash & Environment |
| 77 | */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 78 | /* Use buffered writes (~10x faster) */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 79 | /* Use hardware sector protection */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 80 | /* CS2 Base address */ |
| 81 | #define PHYS_FLASH_1 0xc0000000 |
| 82 | /* Flash Base for U-Boot */ |
| 83 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
| 84 | #define CONFIG_SYS_MAX_FLASH_SECT (PHYS_FLASH_SIZE / \ |
| 85 | CONFIG_SYS_FLASH_SECT_SZ) |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 86 | #define CONFIG_SYS_MONITOR_LEN 0x40000 /* Reserve 256KiB */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 87 | /* Address and size of Redundant Environment Sector */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 88 | |
| 89 | /* |
| 90 | * Ethernet |
| 91 | */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 92 | #define CONFIG_FEC_MXC_PHYADDR 0x1f |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 93 | |
| 94 | /* |
| 95 | * MTD |
| 96 | */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 97 | |
| 98 | /* |
| 99 | * NAND |
| 100 | */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 101 | #define CONFIG_MXC_NAND_REGS_BASE 0xd8000000 |
| 102 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 103 | #define CONFIG_SYS_NAND_BASE 0xd8000000 |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 104 | #define CONFIG_MXC_NAND_HWECC |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 105 | |
| 106 | /* |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 107 | * U-Boot general configuration |
| 108 | */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 109 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 110 | /* Boot Argument Buffer Size */ |
| 111 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 112 | |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 113 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
| 114 | "netdev=eth0\0" \ |
| 115 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 116 | "nfsroot=${serverip}:${rootpath}\0" \ |
| 117 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
| 118 | "addip=setenv bootargs ${bootargs} " \ |
| 119 | "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \ |
| 120 | ":${hostname}:${netdev}:off panic=1\0" \ |
| 121 | "addtty=setenv bootargs ${bootargs}" \ |
| 122 | " console=ttymxc0,${baudrate}\0" \ |
| 123 | "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \ |
| 124 | "addmisc=setenv bootargs ${bootargs}\0" \ |
Mario Six | 5bc0543 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 125 | "u-boot=" CONFIG_HOSTNAME "/u-boot.bin\0" \ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 126 | "kernel_addr_r=a0800000\0" \ |
Mario Six | 5bc0543 | 2018-03-28 14:38:20 +0200 | [diff] [blame] | 127 | "bootfile=" CONFIG_HOSTNAME "/uImage\0" \ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 128 | "rootpath=/opt/eldk-4.2-arm/arm\0" \ |
| 129 | "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \ |
| 130 | "run nfsargs addip addtty addmtd addmisc;" \ |
| 131 | "bootm\0" \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 132 | "bootcmd=run net_nfs\0" \ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 133 | "load=tftp ${loadaddr} ${u-boot}\0" \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 134 | "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE) \ |
| 135 | " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 136 | " +${filesize};cp.b ${fileaddr} " \ |
Marek Vasut | 93ea89f | 2012-09-23 17:41:23 +0200 | [diff] [blame] | 137 | __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0" \ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 138 | "upd=run load update\0" \ |
Tom Rini | 43ede0b | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 139 | "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \ |
| 140 | "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \ |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 141 | |
Heiko Schocher | a784c01 | 2010-09-22 14:06:33 +0200 | [diff] [blame] | 142 | /* additions for new relocation code, must be added to all boards */ |
Heiko Schocher | ab86f72 | 2010-09-17 13:10:42 +0200 | [diff] [blame] | 143 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
| 144 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \ |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 145 | GENERATED_GBL_DATA_SIZE) |
Heiko Schocher | bbe3109 | 2010-03-05 07:36:33 +0100 | [diff] [blame] | 146 | #endif /* __IMX27LITE_COMMON_CONFIG_H */ |