blob: ccd40b2429ce39bfd1fcbaac6edbbb23de29bb5f [file] [log] [blame]
TsiChungLiewa605aac2007-08-16 05:04:31 -05001/*
2 * Configuation settings for the esd TASREG board.
3 *
4 * (C) Copyright 2004
5 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewa605aac2007-08-16 05:04:31 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5249EVB_H
15#define _M5249EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiewa605aac2007-08-16 05:04:31 -050021#define CONFIG_MCFTMR
22
23#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewa605aac2007-08-16 05:04:31 -050025
26#undef CONFIG_WATCHDOG
27
28#undef CONFIG_MONITOR_IS_IN_RAM /* no pre-loader required!!! ;-) */
29
30/*
31 * BOOTP options
32 */
33#undef CONFIG_BOOTP_BOOTFILESIZE
34#undef CONFIG_BOOTP_BOOTPATH
35#undef CONFIG_BOOTP_GATEWAY
36#undef CONFIG_BOOTP_HOSTNAME
37
38/*
39 * Command line configuration.
40 */
TsiChungLiewa605aac2007-08-16 05:04:31 -050041
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewa605aac2007-08-16 05:04:31 -050043
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
TsiChungLiewa605aac2007-08-16 05:04:31 -050045#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
TsiChungLiewa605aac2007-08-16 05:04:31 -050046#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
47
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048#define CONFIG_SYS_LOAD_ADDR 0x200000 /* default load address */
TsiChungLiewa605aac2007-08-16 05:04:31 -050049
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020050#define CONFIG_SYS_MEMTEST_START 0x400
51#define CONFIG_SYS_MEMTEST_END 0x380000
TsiChungLiewa605aac2007-08-16 05:04:31 -050052
TsiChungLiewa605aac2007-08-16 05:04:31 -050053/*
54 * Clock configuration: enable only one of the following options
55 */
56
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020057#undef CONFIG_SYS_PLL_BYPASS /* bypass PLL for test purpose */
58#define CONFIG_SYS_FAST_CLK 1 /* MCF5249 can run at 140MHz */
59#define CONFIG_SYS_CLK 132025600 /* MCF5249 can run at 140MHz */
TsiChungLiewa605aac2007-08-16 05:04:31 -050060
61/*
62 * Low Level Configuration Settings
63 * (address mappings, register initial values, etc.)
64 * You should know what you are doing if you make changes here.
65 */
66
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
68#define CONFIG_SYS_MBAR2 0x80000000
TsiChungLiewa605aac2007-08-16 05:04:31 -050069
70/*-----------------------------------------------------------------------
71 * Definitions for initial stack pointer and data area (in DPRAM)
72 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +020074#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +020075#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewa605aac2007-08-16 05:04:31 -050077
angelo@sysam.it5296cb12015-03-29 22:54:16 +020078#define LDS_BOARD_TEXT \
Simon Glass0649cd02017-08-03 12:21:49 -060079 . = DEFINED(env_offset) ? env_offset : .; \
80 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +020081
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020082#define CONFIG_ENV_OFFSET 0x4000 /* Address of Environment Sector*/
83#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
84#define CONFIG_ENV_SECT_SIZE 0x2000 /* see README - env sector total size */
TsiChungLiewa605aac2007-08-16 05:04:31 -050085
86/*-----------------------------------------------------------------------
87 * Start addresses for the final memory configuration
88 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewa605aac2007-08-16 05:04:31 -050090 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_SDRAM_BASE 0x00000000
92#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew012522f2008-10-21 10:03:07 +000093#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewa605aac2007-08-16 05:04:31 -050094
95#if 0 /* test-only */
96#define CONFIG_PRAM 512 /* test-only for SDRAM problem!!!!!!!!!!!!!!!!!!!! */
97#endif
98
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020099#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiewa605aac2007-08-16 05:04:31 -0500100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200101#define CONFIG_SYS_MONITOR_LEN 0x20000
102#define CONFIG_SYS_MALLOC_LEN (1 * 1024*1024) /* Reserve 1 MB for malloc() */
103#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
TsiChungLiewa605aac2007-08-16 05:04:31 -0500104
105/*
106 * For booting Linux, the board info and command line data
107 * have to be in the first 8 MB of memory, since this is
108 * the maximum mapped by the Linux kernel during initialization ??
109 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChungLiewa605aac2007-08-16 05:04:31 -0500111
112/*-----------------------------------------------------------------------
113 * FLASH organization
114 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_FLASH_CFI
116#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiewa605aac2007-08-16 05:04:31 -0500117
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200118# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
120# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
121# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
122# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
123# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
124# define CONFIG_SYS_FLASH_CHECKSUM
125# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiewa605aac2007-08-16 05:04:31 -0500126#endif
127
128/*-----------------------------------------------------------------------
129 * Cache Configuration
130 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewa605aac2007-08-16 05:04:31 -0500132
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600133#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200134 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600135#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200136 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600137#define CONFIG_SYS_ICACHE_INV (CF_CACR_DCM)
138#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_FLASH_BASE | \
139 CF_ADDRMASK(2) | \
140 CF_ACR_EN | CF_ACR_SM_ALL)
141#define CONFIG_SYS_CACHE_ACR1 (CONFIG_SYS_SDRAM_BASE | \
142 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
143 CF_ACR_EN | CF_ACR_SM_ALL)
144#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CEIB | \
145 CF_CACR_DBWE)
146
TsiChungLiewa605aac2007-08-16 05:04:31 -0500147/*-----------------------------------------------------------------------
148 * Memory bank definitions
149 */
150
151/* CS0 - AMD Flash, address 0xffc00000 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000152#define CONFIG_SYS_CS0_BASE 0xffe00000
153#define CONFIG_SYS_CS0_CTRL 0x00001980 /* WS=0110, AA=1, PS=10 */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500154/** Note: There is a CSMR0/DRAM vector problem, need to disable C/I ***/
TsiChung Liew012522f2008-10-21 10:03:07 +0000155#define CONFIG_SYS_CS0_MASK 0x003f0021 /* 4MB, AA=0, WP=0, C/I=1, V=1 */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500156
157/* CS1 - FPGA, address 0xe0000000 */
TsiChung Liew012522f2008-10-21 10:03:07 +0000158#define CONFIG_SYS_CS1_BASE 0xe0000000
159#define CONFIG_SYS_CS1_CTRL 0x00000d80 /* WS=0011, AA=1, PS=10 */
160#define CONFIG_SYS_CS1_MASK 0x00010001 /* 128kB, AA=0, WP=0, C/I=0, V=1*/
TsiChungLiewa605aac2007-08-16 05:04:31 -0500161
162/*-----------------------------------------------------------------------
163 * Port configuration
164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_GPIO_FUNC 0x00000008 /* Set gpio pins: none */
166#define CONFIG_SYS_GPIO1_FUNC 0x00df00f0 /* 36-39(SWITCH),48-52(FPGAs),54*/
167#define CONFIG_SYS_GPIO_EN 0x00000008 /* Set gpio output enable */
168#define CONFIG_SYS_GPIO1_EN 0x00c70000 /* Set gpio output enable */
169#define CONFIG_SYS_GPIO_OUT 0x00000008 /* Set outputs to default state */
170#define CONFIG_SYS_GPIO1_OUT 0x00c70000 /* Set outputs to default state */
171#define CONFIG_SYS_GPIO1_LED 0x00400000 /* user led */
TsiChungLiewa605aac2007-08-16 05:04:31 -0500172
173#endif /* M5249 */