blob: 6ca66b88322d7ad797663cb7f3620341a43dff5d [file] [log] [blame]
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +09001#ifndef __CONFIG_H
2#define __CONFIG_H
3
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +09004#define CONFIG_CPU_SH7751 1
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +09005#define __LITTLE_ENDIAN__ 1
6
Vladimir Zapolskiy18a40e82016-11-28 00:15:30 +02007#define CONFIG_DISPLAY_BOARDINFO
8
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +09009/* SCIF */
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090010#define CONFIG_CONS_SCIF1 1
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090011
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090012#define CONFIG_ENV_OVERWRITE 1
13
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090014/* SDRAM */
Vladimir Zapolskiy76527042016-11-28 00:15:22 +020015#define CONFIG_SYS_SDRAM_BASE 0x8C000000
16#define CONFIG_SYS_SDRAM_SIZE 0x04000000
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090017
Vladimir Zapolskiy47c57052016-11-28 00:15:36 +020018#define CONFIG_SYS_TEXT_BASE 0x8FE00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020019#define CONFIG_SYS_LONGHELP
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020020#define CONFIG_SYS_PBSIZE 256
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090021
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020022#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
Wolfgang Denk14d0a022010-10-07 21:51:12 +020023#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_TEXT_BASE - 0x100000)
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090024
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 32 * 1024 * 1024)
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090026/* Address of u-boot image in Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020027#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
28#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090029/* Size of DRAM reserved for malloc() use */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020030#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090032
33/*
Nobuhiro Iwamatsu873d97a2008-06-17 16:28:05 +090034 * NOR Flash ( Spantion S29GL256P )
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090035 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +020037#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020038#define CONFIG_SYS_FLASH_BASE (0xA0000000)
39#define CONFIG_SYS_MAX_FLASH_BANKS (1)
40#define CONFIG_SYS_MAX_FLASH_SECT 256
41#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090042
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020043#define CONFIG_ENV_SECT_SIZE 0x40000
44#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090046
47/*
48 * SuperH Clock setting
49 */
50#define CONFIG_SYS_CLK_FREQ 60000000
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +090051#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
52#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Jean-Christophe PLAGNIOL-VILLARDbe45c632009-06-04 12:06:48 +020053#define CONFIG_SYS_TMU_CLK_DIV 4
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020054#define CONFIG_SYS_PLL_SETTLING_TIME 100/* in us */
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090055
56/*
57 * IDE support
58 */
59#define CONFIG_IDE_RESET 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_PIO_MODE 1
61#define CONFIG_SYS_IDE_MAXBUS 1 /* IDE bus */
62#define CONFIG_SYS_IDE_MAXDEVICE 1
63#define CONFIG_SYS_ATA_BASE_ADDR 0xb4000000
64#define CONFIG_SYS_ATA_STRIDE 2 /* 1bit shift */
65#define CONFIG_SYS_ATA_DATA_OFFSET 0x1000 /* data reg offset */
66#define CONFIG_SYS_ATA_REG_OFFSET 0x1000 /* reg offset */
67#define CONFIG_SYS_ATA_ALT_OFFSET 0x800 /* alternate register offset */
Albert Aribaudf2a37fc2010-08-08 05:17:05 +053068#define CONFIG_IDE_SWAP_IO
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090069
70/*
71 * SuperH PCI Bridge Configration
72 */
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090073#define CONFIG_SH4_PCI
74#define CONFIG_SH7751_PCI
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090075#define CONFIG_PCI_SCAN_SHOW 1
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090076#define __mem_pci
77
78#define CONFIG_PCI_MEM_BUS 0xFD000000 /* Memory space base addr */
79#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
80#define CONFIG_PCI_MEM_SIZE 0x01000000 /* Size of Memory window */
81#define CONFIG_PCI_IO_BUS 0xFE240000 /* IO space base address */
82#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
83#define CONFIG_PCI_IO_SIZE 0x00040000 /* Size of IO window */
Vladimir Zapolskiy76527042016-11-28 00:15:22 +020084#define CONFIG_PCI_SYS_BUS CONFIG_SYS_SDRAM_BASE
85#define CONFIG_PCI_SYS_PHYS CONFIG_SYS_SDRAM_BASE
Yoshihiro Shimoda2db0e122009-02-25 16:04:26 +090086#define CONFIG_PCI_SYS_SIZE CONFIG_SYS_SDRAM_SIZE
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090087
Nobuhiro Iwamatsuf5e24662008-03-25 17:11:24 +090088#endif /* __CONFIG_H */