blob: ed0fc44939de36fb5ecea22065a631cfbf12b706 [file] [log] [blame]
Jon Loeligerd9b94f22005-07-25 14:05:07 -05001/*
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -05002 * Copyright 2004, 2007 Freescale Semiconductor.
Jon Loeligerd9b94f22005-07-25 14:05:07 -05003 * Copyright 2002,2003, Motorola Inc.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <ppc_asm.tmpl>
25#include <ppc_defs.h>
26#include <asm/cache.h>
27#include <asm/mmu.h>
28#include <config.h>
29#include <mpc85xx.h>
30
Jon Loeligerd9b94f22005-07-25 14:05:07 -050031/*
32 * TLB0 and TLB1 Entries
33 *
34 * Out of reset, TLB1's Entry 0 maps the highest 4K for CCSRBAR.
35 * However, CCSRBAR is then relocated to CFG_CCSRBAR right after
36 * these TLB entries are established.
37 *
38 * The TLB entries for DDR are dynamically setup in spd_sdram()
39 * and use TLB1 Entries 8 through 15 as needed according to the
40 * size of DDR memory.
41 *
42 * MAS0: tlbsel, esel, nv
43 * MAS1: valid, iprot, tid, ts, tsize
Kumar Gala2146cf52007-12-19 01:18:15 -060044 * MAS2: epn, x0, x1, w, i, m, g, e
Jon Loeligerd9b94f22005-07-25 14:05:07 -050045 * MAS3: rpn, u0-u3, ux, sx, uw, sw, ur, sr
46 */
47
48#define entry_start \
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050049 mflr r1 ; \
50 bl 0f ;
Jon Loeligerd9b94f22005-07-25 14:05:07 -050051
52#define entry_end \
530: mflr r0 ; \
54 mtlr r1 ; \
55 blr ;
56
57
58 .section .bootpg, "ax"
59 .globl tlb1_entry
60tlb1_entry:
61 entry_start
62
63 /*
64 * Number of TLB0 and TLB1 entries in the following table
65 */
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +080066 .long (2f-1f)/16
Jon Loeligerd9b94f22005-07-25 14:05:07 -050067
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800681:
Jon Loeligerd9b94f22005-07-25 14:05:07 -050069#if (CFG_CCSRBAR_DEFAULT != CFG_CCSRBAR)
70 /*
71 * TLB0 4K Non-cacheable, guarded
72 * 0xff700000 4K Initial CCSRBAR mapping
73 *
74 * This ends up at a TLB0 Index==0 entry, and must not collide
75 * with other TLB0 Entries.
76 */
Kumar Gala2146cf52007-12-19 01:18:15 -060077 .long FSL_BOOKE_MAS0(0, 0, 0)
78 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
79 .long FSL_BOOKE_MAS2(CFG_CCSRBAR_DEFAULT, (MAS2_I|MAS2_G))
80 .long FSL_BOOKE_MAS3(CFG_CCSRBAR_DEFAULT, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -050081#else
82#error("Update the number of table entries in tlb1_entry")
83#endif
84
85 /*
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050086 * TLB0 16K Cacheable, guarded
87 * Temporary Global data for initialization
Jon Loeligerd9b94f22005-07-25 14:05:07 -050088 *
89 * Use four 4K TLB0 entries. These entries must be cacheable
90 * as they provide the bootstrap memory before the memory
91 * controler and real memory have been configured.
92 *
93 * These entries end up at TLB0 Indicies 0x10, 0x14, 0x18 and 0x1c,
94 * and must not collide with other TLB0 entries.
95 */
Kumar Gala2146cf52007-12-19 01:18:15 -060096 .long FSL_BOOKE_MAS0(0, 0, 0)
97 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
98 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR, (MAS2_G))
99 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500100
Kumar Gala2146cf52007-12-19 01:18:15 -0600101 .long FSL_BOOKE_MAS0(0, 0, 0)
102 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
103 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 4 * 1024, (MAS2_G))
104 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 4 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500105
Kumar Gala2146cf52007-12-19 01:18:15 -0600106 .long FSL_BOOKE_MAS0(0, 0, 0)
107 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
108 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 8 * 1024, (MAS2_G))
109 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 8 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500110
Kumar Gala2146cf52007-12-19 01:18:15 -0600111 .long FSL_BOOKE_MAS0(0, 0, 0)
112 .long FSL_BOOKE_MAS1(1, 0, 0, 0, 0)
113 .long FSL_BOOKE_MAS2(CFG_INIT_RAM_ADDR + 12 * 1024, (MAS2_G))
114 .long FSL_BOOKE_MAS3(CFG_INIT_RAM_ADDR + 12 * 1024, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500115
116
117 /*
118 * TLB 0: 16M Non-cacheable, guarded
119 * 0xff000000 16M FLASH
120 * Out of reset this entry is only 4K.
121 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600122 .long FSL_BOOKE_MAS0(1, 0, 0)
123 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_16M)
124 .long FSL_BOOKE_MAS2(CFG_BOOT_BLOCK, (MAS2_I|MAS2_G))
125 .long FSL_BOOKE_MAS3(CFG_BOOT_BLOCK, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500126
127 /*
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500128 * TLB 1: 1G Non-cacheable, guarded
129 * 0x80000000 1G PCI1/PCIE 8,9,a,b
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500130 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600131 .long FSL_BOOKE_MAS0(1, 1, 0)
132 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_1G)
133 .long FSL_BOOKE_MAS2(CFG_PCI_PHYS, (MAS2_I|MAS2_G))
134 .long FSL_BOOKE_MAS3(CFG_PCI_PHYS, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500135
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500136#ifdef CFG_RIO_MEM_PHYS
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500137 /*
138 * TLB 2: 256M Non-cacheable, guarded
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500139 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600140 .long FSL_BOOKE_MAS0(1, 2, 0)
141 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
142 .long FSL_BOOKE_MAS2(CFG_RIO_MEM_PHYS, (MAS2_I|MAS2_G))
143 .long FSL_BOOKE_MAS3(CFG_RIO_MEM_PHYS, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500144
145 /*
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500146 * TLB 3: 256M Non-cacheable, guarded
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500147 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600148 .long FSL_BOOKE_MAS0(1, 3, 0)
149 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_256M)
150 .long FSL_BOOKE_MAS2(CFG_RIO_MEM_PHYS + 0x10000000, (MAS2_I|MAS2_G))
151 .long FSL_BOOKE_MAS3(CFG_RIO_MEM_PHYS + 0x10000000, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500152#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500153 /*
154 * TLB 5: 64M Non-cacheable, guarded
155 * 0xe000_0000 1M CCSRBAR
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500156 * 0xe200_0000 1M PCI1 IO
157 * 0xe210_0000 1M PCI2 IO
158 * 0xe300_0000 1M PCIe IO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500159 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600160 .long FSL_BOOKE_MAS0(1, 5, 0)
161 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
162 .long FSL_BOOKE_MAS2(CFG_CCSRBAR, (MAS2_I|MAS2_G))
163 .long FSL_BOOKE_MAS3(CFG_CCSRBAR, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500164
165 /*
166 * TLB 6: 64M Cacheable, non-guarded
167 * 0xf000_0000 64M LBC SDRAM
168 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600169 .long FSL_BOOKE_MAS0(1, 6, 0)
170 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
171 .long FSL_BOOKE_MAS2(CFG_LBC_CACHE_BASE, 0)
172 .long FSL_BOOKE_MAS3(CFG_LBC_CACHE_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500173
174 /*
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500175 * TLB 7: 64M Non-cacheable, guarded
176 * 0xf8000000 64M CADMUS registers, relocated L2SRAM
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500177 */
Kumar Gala2146cf52007-12-19 01:18:15 -0600178 .long FSL_BOOKE_MAS0(1, 7, 0)
179 .long FSL_BOOKE_MAS1(1, 1, 0, 0, BOOKE_PAGESZ_64M)
180 .long FSL_BOOKE_MAS2(CFG_LBC_NONCACHE_BASE, (MAS2_I|MAS2_G))
181 .long FSL_BOOKE_MAS3(CFG_LBC_NONCACHE_BASE, 0, (MAS3_SX|MAS3_SW|MAS3_SR))
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500182
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +08001832:
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500184 entry_end
185
186/*
187 * LAW(Local Access Window) configuration:
188 *
189 * 0x0000_0000 0x7fff_ffff DDR 2G
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500190 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M
191 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800192 * 0xc000_0000 0xdfff_ffff RapidIO 512M
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500193 * 0xe000_0000 0xe000_ffff CCSR 1M
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500194 * 0xe200_0000 0xe10f_ffff PCI1 IO 1M
195 * 0xe280_0000 0xe20f_ffff PCI2 IO 1M
196 * 0xe300_0000 0xe30f_ffff PCIe IO 1M
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800197 * 0xf000_0000 0xf3ff_ffff SDRAM 64M
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500198 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M
199 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M
200 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M
201 *
202 * Notes:
203 * CCSRBAR and L2-as-SRAM don't need a configured Local Access Window.
204 * If flash is 8M at default position (last 8M), no LAW needed.
205 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500206 * LAW 0 is reserved for boot mapping
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500207 */
208
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500209 .section .bootpg, "ax"
210 .globl law_entry
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500211law_entry:
212 entry_start
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500213
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800214 .long (4f-3f)/8
2153:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500216 .long 0
Kumar Galaa853d562007-11-29 02:18:59 -0600217 .long (LAWAR_TRGT_IF_DDR | (LAWAR_SIZE & LAWAR_SIZE_128M)) & ~LAWAR_EN
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500218
219#ifdef CFG_PCI1_MEM_PHYS
220 .long (CFG_PCI1_MEM_PHYS>>12) & 0xfffff
Kumar Galaa853d562007-11-29 02:18:59 -0600221 .long LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_512M)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500222
223 .long (CFG_PCI1_IO_PHYS>>12) & 0xfffff
Kumar Galaa853d562007-11-29 02:18:59 -0600224 .long LAWAR_EN | LAWAR_TRGT_IF_PCI1 | (LAWAR_SIZE & LAWAR_SIZE_1M)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500225#endif
226
227#ifdef CFG_PCI2_MEM_PHYS
228 .long (CFG_PCI2_MEM_PHYS>>12) & 0xfffff
Kumar Galaa853d562007-11-29 02:18:59 -0600229 .long LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_512M)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500230
231 .long (CFG_PCI2_IO_PHYS>>12) & 0xfffff
Kumar Galaa853d562007-11-29 02:18:59 -0600232 .long LAWAR_EN | LAWAR_TRGT_IF_PCI2 | (LAWAR_SIZE & LAWAR_SIZE_1M)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500233#endif
234
235#ifdef CFG_PCIE1_MEM_PHYS
236 .long (CFG_PCIE1_MEM_PHYS>>12) & 0xfffff
Kumar Galaa853d562007-11-29 02:18:59 -0600237 .long LAWAR_EN | LAWAR_TRGT_IF_PCIE1 | (LAWAR_SIZE & LAWAR_SIZE_512M)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500238
239 .long (CFG_PCIE1_IO_PHYS>>12) & 0xfffff
Kumar Galaa853d562007-11-29 02:18:59 -0600240 .long LAWAR_EN | LAWAR_TRGT_IF_PCIE1 | (LAWAR_SIZE & LAWAR_SIZE_1M)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500241#endif
242
243 /* LBC window - maps 256M 0xf0000000 -> 0xffffffff */
244 .long (CFG_LBC_CACHE_BASE>>12) & 0xfffff
Kumar Galaa853d562007-11-29 02:18:59 -0600245 .long LAWAR_EN | LAWAR_TRGT_IF_LBC | (LAWAR_SIZE & LAWAR_SIZE_256M)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500246
247#ifdef CFG_RIO_MEM_PHYS
248 .long (CFG_RIO_MEM_PHYS>>12) & 0xfffff
Kumar Galaa853d562007-11-29 02:18:59 -0600249 .long LAWAR_EN | LAWAR_TRGT_IF_RIO | (LAWAR_SIZE & LAWAR_SIZE_512M)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500250#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +08002514:
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500252 entry_end