blob: 1a2cb0aeed0bca705608e70db54ef5d6e98963a6 [file] [log] [blame]
Michal Simek76316a32007-03-11 13:42:58 +01001/*
Michal Simekcb1bc632007-09-24 00:30:42 +02002 * (C) Copyright 2007 Michal Simek
Michal Simek76316a32007-03-11 13:42:58 +01003 *
Michal Simekcb1bc632007-09-24 00:30:42 +02004 * Michal SIMEK <monstr@monstr.eu>
Michal Simek76316a32007-03-11 13:42:58 +01005 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25#ifndef __CONFIG_H
26#define __CONFIG_H
27
28#include "../board/xilinx/ml401/xparameters.h"
29
30#define CONFIG_MICROBLAZE 1 /* MicroBlaze CPU */
Michal Simek1a50f1642007-05-08 14:52:52 +020031#define MICROBLAZE_V5 1
Michal Simek76316a32007-03-11 13:42:58 +010032#define CONFIG_ML401 1 /* ML401 Board */
33
34/* uart */
Michal Simekaf7ae1a2008-03-28 12:13:03 +010035#ifdef XILINX_UARTLITE_BASEADDR
Michal Simek853643d2007-09-24 00:41:30 +020036#define CONFIG_XILINX_UARTLITE
Michal Simekaf7ae1a2008-03-28 12:13:03 +010037#define CONFIG_SERIAL_BASE XILINX_UARTLITE_BASEADDR
38#define CONFIG_BAUDRATE XILINX_UARTLITE_BAUDRATE
Michal Simek76316a32007-03-11 13:42:58 +010039#define CFG_BAUDRATE_TABLE { CONFIG_BAUDRATE }
Michal Simekaf7ae1a2008-03-28 12:13:03 +010040#else
41#ifdef XILINX_UART16550_BASEADDR
42#define CFG_NS16550
43#define CFG_NS16550_SERIAL
44#define CFG_NS16550_REG_SIZE 4
45#define CONFIG_CONS_INDEX 1
46#define CFG_NS16550_COM1 XILINX_UART16550_BASEADDR
47#define CFG_NS16550_CLK XILINX_UART16550_CLOCK_HZ
48#define CONFIG_BAUDRATE 115200
49#define CFG_BAUDRATE_TABLE { 9600, 115200 }
50#endif
51#endif
Michal Simek76316a32007-03-11 13:42:58 +010052
53/* setting reset address */
Wolfgang Denkd62f64c2007-05-16 00:13:33 +020054/*#define CFG_RESET_ADDRESS TEXT_BASE*/
Michal Simek76316a32007-03-11 13:42:58 +010055
Michal Simek17980492007-03-26 01:39:07 +020056/* ethernet */
Michal Simeke5845e22008-03-28 11:04:01 +010057#ifdef XILINX_EMAC_BASEADDR
58#define CONFIG_XILINX_EMAC 1
59#else
60#ifdef XILINX_EMACLITE_BASEADDR
61#define CONFIG_XILINX_EMACLITE 1
62#endif
63#endif
64#undef ET_DEBUG
Michal Simek17980492007-03-26 01:39:07 +020065
Michal Simek76316a32007-03-11 13:42:58 +010066/* gpio */
67#define CFG_GPIO_0 1
Michal Simek17980492007-03-26 01:39:07 +020068#define CFG_GPIO_0_ADDR XILINX_GPIO_BASEADDR
Michal Simek76316a32007-03-11 13:42:58 +010069
70/* interrupt controller */
71#define CFG_INTC_0 1
Michal Simek17980492007-03-26 01:39:07 +020072#define CFG_INTC_0_ADDR XILINX_INTC_BASEADDR
73#define CFG_INTC_0_NUM XILINX_INTC_NUM_INTR_INPUTS
Michal Simek76316a32007-03-11 13:42:58 +010074
75/* timer */
76#define CFG_TIMER_0 1
Michal Simek17980492007-03-26 01:39:07 +020077#define CFG_TIMER_0_ADDR XILINX_TIMER_BASEADDR
78#define CFG_TIMER_0_IRQ XILINX_TIMER_IRQ
79#define FREQUENCE XILINX_CLOCK_FREQ
Michal Simek76316a32007-03-11 13:42:58 +010080#define CFG_TIMER_0_PRELOAD ( FREQUENCE/1000 )
Michal Simek853643d2007-09-24 00:41:30 +020081#define CONFIG_XILINX_CLOCK_FREQ XILINX_CLOCK_FREQ
Michal Simek76316a32007-03-11 13:42:58 +010082
Michal Simek19bf1fb2007-05-07 19:33:51 +020083/* FSL */
84#define CFG_FSL_2
85#define FSL_INTR_2 1
86
Michal Simek76316a32007-03-11 13:42:58 +010087/*
88 * memory layout - Example
89 * TEXT_BASE = 0x1200_0000;
90 * CFG_SRAM_BASE = 0x1000_0000;
91 * CFG_SRAM_SIZE = 0x0400_0000;
92 *
93 * CFG_GBL_DATA_OFFSET = 0x1000_0000 + 0x0400_0000 - 0x1000 = 0x13FF_F000
94 * CFG_MONITOR_BASE = 0x13FF_F000 - 0x40000 = 0x13FB_F000
Michal Simek32556442007-04-21 21:07:22 +020095 * CFG_MALLOC_BASE = 0x13FB_F000 - 0x40000 = 0x13F7_F000
Michal Simek76316a32007-03-11 13:42:58 +010096 *
97 * 0x1000_0000 CFG_SDRAM_BASE
98 * FREE
99 * 0x1200_0000 TEXT_BASE
100 * U-BOOT code
101 * 0x1202_0000
102 * FREE
103 *
104 * STACK
Michal Simek17980492007-03-26 01:39:07 +0200105 * 0x13F7_F000 CFG_MALLOC_BASE
106 * MALLOC_AREA 256kB Alloc
Michal Simek76316a32007-03-11 13:42:58 +0100107 * 0x11FB_F000 CFG_MONITOR_BASE
Michal Simek17980492007-03-26 01:39:07 +0200108 * MONITOR_CODE 256kB Env
Michal Simek76316a32007-03-11 13:42:58 +0100109 * 0x13FF_F000 CFG_GBL_DATA_OFFSET
Michal Simek853643d2007-09-24 00:41:30 +0200110 * GLOBAL_DATA 4kB bd, gd
Michal Simek76316a32007-03-11 13:42:58 +0100111 * 0x1400_0000 CFG_SDRAM_BASE + CFG_SDRAM_SIZE
112 */
113
114/* ddr sdram - main memory */
Michal Simek17980492007-03-26 01:39:07 +0200115#define CFG_SDRAM_BASE XILINX_RAM_START
116#define CFG_SDRAM_SIZE XILINX_RAM_SIZE
Michal Simek76316a32007-03-11 13:42:58 +0100117#define CFG_MEMTEST_START CFG_SDRAM_BASE
118#define CFG_MEMTEST_END (CFG_SDRAM_BASE + 0x1000)
119
120/* global pointer */
121#define CFG_GBL_DATA_SIZE 0x1000 /* size of global data */
Michal Simek32556442007-04-21 21:07:22 +0200122/* start of global data */
Michal Simek853643d2007-09-24 00:41:30 +0200123#define CFG_GBL_DATA_OFFSET (CFG_SDRAM_BASE + CFG_SDRAM_SIZE - CFG_GBL_DATA_SIZE)
Michal Simek76316a32007-03-11 13:42:58 +0100124
125/* monitor code */
126#define SIZE 0x40000
127#define CFG_MONITOR_LEN SIZE
128#define CFG_MONITOR_BASE (CFG_GBL_DATA_OFFSET - CFG_MONITOR_LEN)
Michal Simek17980492007-03-26 01:39:07 +0200129#define CFG_MONITOR_END (CFG_MONITOR_BASE + CFG_MONITOR_LEN)
Michal Simek76316a32007-03-11 13:42:58 +0100130#define CFG_MALLOC_LEN SIZE
Michal Simek17980492007-03-26 01:39:07 +0200131#define CFG_MALLOC_BASE (CFG_MONITOR_BASE - CFG_MALLOC_LEN)
Michal Simek76316a32007-03-11 13:42:58 +0100132
133/* stack */
134#define CFG_INIT_SP_OFFSET CFG_MONITOR_BASE
135
136/*#define RAMENV */
137#define FLASH
138
139#ifdef FLASH
Michal Simek17980492007-03-26 01:39:07 +0200140 #define CFG_FLASH_BASE XILINX_FLASH_START
141 #define CFG_FLASH_SIZE XILINX_FLASH_SIZE
Michal Simek76316a32007-03-11 13:42:58 +0100142 #define CFG_FLASH_CFI 1
143 #define CFG_FLASH_CFI_DRIVER 1
144 #define CFG_FLASH_EMPTY_INFO 1 /* ?empty sector */
145 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
146 #define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
Michal Simek144876a2007-04-24 23:01:02 +0200147 #define CFG_FLASH_PROTECTION /* hardware flash protection */
Michal Simek76316a32007-03-11 13:42:58 +0100148
149 #ifdef RAMENV
150 #define CFG_ENV_IS_NOWHERE 1
151 #define CFG_ENV_SIZE 0x1000
152 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
153
154 #else /* !RAMENV */
155 #define CFG_ENV_IS_IN_FLASH 1
156 #define CFG_ENV_ADDR 0x40000
157 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
158 #define CFG_ENV_SIZE 0x2000
159 #endif /* !RAMBOOT */
160#else /* !FLASH */
161 /* ENV in RAM */
162 #define CFG_NO_FLASH 1
163 #define CFG_ENV_IS_NOWHERE 1
164 #define CFG_ENV_SIZE 0x1000
165 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - CFG_ENV_SIZE)
Michal Simek144876a2007-04-24 23:01:02 +0200166 #define CFG_FLASH_PROTECTION /* hardware flash protection */
Michal Simek76316a32007-03-11 13:42:58 +0100167#endif /* !FLASH */
168
Michal Simek853643d2007-09-24 00:41:30 +0200169/* system ace */
170#ifdef XILINX_SYSACE_BASEADDR
171 #define CONFIG_SYSTEMACE
172 /* #define DEBUG_SYSTEMACE */
173 #define SYSTEMACE_CONFIG_FPGA
174 #define CFG_SYSTEMACE_BASE XILINX_SYSACE_BASEADDR
175 #define CFG_SYSTEMACE_WIDTH XILINX_SYSACE_MEM_WIDTH
176 #define CONFIG_DOS_PARTITION
177#endif
178
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500179/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500180 * BOOTP options
181 */
182#define CONFIG_BOOTP_BOOTFILESIZE
183#define CONFIG_BOOTP_BOOTPATH
184#define CONFIG_BOOTP_GATEWAY
185#define CONFIG_BOOTP_HOSTNAME
Michal Simek76316a32007-03-11 13:42:58 +0100186
Jon Loeliger079a1362007-07-10 10:12:10 -0500187/*
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500188 * Command line configuration.
189 */
190#include <config_cmd_default.h>
191
192#define CONFIG_CMD_ASKENV
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500193#define CONFIG_CMD_CACHE
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500194#define CONFIG_CMD_IRQ
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500195#define CONFIG_CMD_MFSL
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500196#define CONFIG_CMD_PING
Michal Simek853643d2007-09-24 00:41:30 +0200197
198#if defined(CONFIG_SYSTEMACE)
199 #define CONFIG_CMD_EXT2
200 #define CONFIG_CMD_FAT
201#endif
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500202
203#if defined(FLASH)
204 #define CONFIG_CMD_ECHO
205 #define CONFIG_CMD_FLASH
206 #define CONFIG_CMD_IMLS
207 #define CONFIG_CMD_JFFS2
208
209 #if !defined(RAMENV)
210 #define CONFIG_CMD_ENV
211 #define CONFIG_CMD_SAVES
Michal Simek76316a32007-03-11 13:42:58 +0100212 #endif
Michal Simek853643d2007-09-24 00:41:30 +0200213#else
214 #undef CONFIG_CMD_FLASH
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500215#endif
Michal Simek76316a32007-03-11 13:42:58 +0100216
Jon Loeliger5dc11a52007-07-04 22:33:01 -0500217#if defined(CONFIG_CMD_JFFS2)
Michal Simek144876a2007-04-24 23:01:02 +0200218/* JFFS2 partitions */
219#define CONFIG_JFFS2_CMDLINE /* mtdparts command line support */
220#define MTDIDS_DEFAULT "nor0=ml401-0"
221
222/* default mtd partition table */
223#define MTDPARTS_DEFAULT "mtdparts=ml401-0:256k(u-boot),"\
224 "256k(env),3m(kernel),1m(romfs),"\
225 "1m(cramfs),-(jffs2)"
226#endif
227
Michal Simek76316a32007-03-11 13:42:58 +0100228/* Miscellaneous configurable options */
229#define CFG_PROMPT "U-Boot-mONStR> "
230#define CFG_CBSIZE 512 /* size of console buffer */
231#define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT) + 16) /* print buffer size */
232#define CFG_MAXARGS 15 /* max number of command args */
233#define CFG_LONGHELP
234#define CFG_LOAD_ADDR 0x12000000 /* default load address */
235
Michal Simek144876a2007-04-24 23:01:02 +0200236#define CONFIG_BOOTDELAY 30
Michal Simek76316a32007-03-11 13:42:58 +0100237#define CONFIG_BOOTARGS "root=romfs"
238#define CONFIG_HOSTNAME "ml401"
Michal Simek853643d2007-09-24 00:41:30 +0200239#define CONFIG_BOOTCOMMAND "base 0;tftp 11000000 image.img;bootm"
Michal Simek76316a32007-03-11 13:42:58 +0100240#define CONFIG_IPADDR 192.168.0.3
Michal Simek853643d2007-09-24 00:41:30 +0200241#define CONFIG_SERVERIP 192.168.0.5
242#define CONFIG_GATEWAYIP 192.168.0.1
Michal Simek76316a32007-03-11 13:42:58 +0100243#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
244
245/* architecture dependent code */
246#define CFG_USR_EXCEP /* user exception */
247#define CFG_HZ 1000
248
Michal Simek144876a2007-04-24 23:01:02 +0200249#define CONFIG_PREBOOT "echo U-BOOT for ML401;setenv preboot;echo"
250
251#define CONFIG_EXTRA_ENV_SETTINGS "unlock=yes\0" /* hardware flash protection */\
252 "nor0=ml401-0\0"\
253 "mtdparts=mtdparts=ml401-0:"\
254 "256k(u-boot),256k(env),3m(kernel),"\
255 "1m(romfs),1m(cramfs),-(jffs2)\0"
256
Michal Simek76316a32007-03-11 13:42:58 +0100257#endif /* __CONFIG_H */