blob: 802e9cce1fb61e3ac50c2844bb4417e02d905bfa [file] [log] [blame]
dzu@denx.de6ca24c62006-04-21 18:30:47 +02001/*
2 * -- Version 1.1 --
3 *
4 * (C) Copyright 2003-2005
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
7 * (C) Copyright 2004-2005
8 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
9 *
10 * (C) Copyright 2005
11 * Stefan Strobl, GERSYS GmbH, stefan.strobl@gersys.de.
12 *
13 * History:
14 * 1.1 - add define CONFIG_ZERO_BOOTDELAY_CHECK
15 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +020016 * SPDX-License-Identifier: GPL-2.0+
dzu@denx.de6ca24c62006-04-21 18:30:47 +020017 */
18
19#ifndef __CONFIG_H
20#define __CONFIG_H
21
22/*
23 * High Level Configuration Options
24 */
Masahiro Yamadab2a6dfe2014-01-16 11:03:07 +090025#define CONFIG_MPC5200 1 /* This is a MPC5200 CPU */
dzu@denx.de6ca24c62006-04-21 18:30:47 +020026#define CONFIG_TQM5200 1 /* ... on a TQM5200 module */
27
Wolfgang Denk610cf362006-05-03 01:24:04 +020028#define CONFIG_BC3450 1 /* ... on a BC3450 mainboard */
29#define CONFIG_BC3450_PS2 1 /* + a PS/2 converter onboard */
30#define CONFIG_BC3450_IDE 1 /* + IDE drives (Compact Flash) */
dzu@denx.de6ca24c62006-04-21 18:30:47 +020031#define CONFIG_BC3450_USB 1 /* + USB support */
32# define CONFIG_FAT 1 /* + FAT support */
33# define CONFIG_EXT2 1 /* + EXT2 support */
34#undef CONFIG_BC3450_BUZZER /* + Buzzer onboard */
35#undef CONFIG_BC3450_CAN /* + CAN transceiver */
36#undef CONFIG_BC3450_DS1340 /* + a RTC DS1340 onboard */
Wolfgang Denk610cf362006-05-03 01:24:04 +020037#undef CONFIG_BC3450_DS3231 /* + a RTC DS3231 onboard tbd */
38#undef CONFIG_BC3450_AC97 /* + AC97 on PSC2, tbd */
dzu@denx.de6ca24c62006-04-21 18:30:47 +020039#define CONFIG_BC3450_FP 1 /* + enable FP O/P */
40#undef CONFIG_BC3450_CRT /* + enable CRT O/P (Debug only!) */
41
Wolfgang Denk2ae18242010-10-06 09:05:45 +020042/*
43 * Valid values for CONFIG_SYS_TEXT_BASE are:
44 * 0xFC000000 boot low (standard configuration with room for
45 * max 64 MByte Flash ROM)
46 * 0x00100000 boot from RAM (for testing only)
47 */
48#ifndef CONFIG_SYS_TEXT_BASE
49#define CONFIG_SYS_TEXT_BASE 0xFC000000
50#endif
51
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
dzu@denx.de6ca24c62006-04-21 18:30:47 +020053
Becky Bruce31d82672008-05-08 19:02:12 -050054#define CONFIG_HIGH_BATS 1 /* High BATs supported */
55
dzu@denx.de6ca24c62006-04-21 18:30:47 +020056/*
57 * Serial console configuration
58 */
59#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
60#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
dzu@denx.de6ca24c62006-04-21 18:30:47 +020062
63/*
64 * AT-PS/2 Multiplexer
65 */
66#ifdef CONFIG_BC3450_PS2
67# define CONFIG_PS2KBD /* AT-PS/2 Keyboard */
68# define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
69# define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070# define CONFIG_PS2MULT_DELAY (CONFIG_SYS_HZ/2) /* Initial delay */
dzu@denx.de6ca24c62006-04-21 18:30:47 +020071# define CONFIG_BOARD_EARLY_INIT_R
72#endif /* CONFIG_BC3450_PS2 */
73
74/*
75 * PCI Mapping:
76 * 0x40000000 - 0x4fffffff - PCI Memory
77 * 0x50000000 - 0x50ffffff - PCI IO Space
78 */
79# define CONFIG_PCI 1
80# define CONFIG_PCI_PNP 1
Wolfgang Denk610cf362006-05-03 01:24:04 +020081/* #define CONFIG_PCI_SCAN_SHOW 1 */
TsiChung Liewf33fca22008-03-30 01:19:06 -050082#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
dzu@denx.de6ca24c62006-04-21 18:30:47 +020083
84#define CONFIG_PCI_MEM_BUS 0x40000000
85#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
86#define CONFIG_PCI_MEM_SIZE 0x10000000
87
88#define CONFIG_PCI_IO_BUS 0x50000000
89#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
90#define CONFIG_PCI_IO_SIZE 0x01000000
91
dzu@denx.de6ca24c62006-04-21 18:30:47 +020092/*#define CONFIG_EEPRO100 XXX - FIXME: conflicts when CONFIG_MII is enabled */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
dzu@denx.de6ca24c62006-04-21 18:30:47 +020094#define CONFIG_NS8382X 1
95
dzu@denx.de6ca24c62006-04-21 18:30:47 +020096/*
97 * Video console
98 */
99# define CONFIG_VIDEO
100# define CONFIG_VIDEO_SM501
101# define CONFIG_VIDEO_SM501_32BPP
102# define CONFIG_CFB_CONSOLE
103# define CONFIG_VIDEO_LOGO
104# define CONFIG_VGA_AS_SINGLE_DEVICE
105# define CONFIG_CONSOLE_EXTRA_INFO /* display Board/Device-Infos */
106# define CONFIG_VIDEO_SW_CURSOR
107# define CONFIG_SPLASH_SCREEN
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108# define CONFIG_SYS_CONSOLE_IS_IN_ENV
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200109
Wolfgang Denk610cf362006-05-03 01:24:04 +0200110/*
111 * Partitions
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200112 */
113#define CONFIG_MAC_PARTITION
114#define CONFIG_DOS_PARTITION
115#define CONFIG_ISO_PARTITION
116
Wolfgang Denk610cf362006-05-03 01:24:04 +0200117/*
118 * USB
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200119 */
120#ifdef CONFIG_BC3450_USB
121# define CONFIG_USB_OHCI
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200122# define CONFIG_USB_STORAGE
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200123#endif /* CONFIG_BC3450_USB */
124
Wolfgang Denk610cf362006-05-03 01:24:04 +0200125/*
126 * POST support
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200127 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
129 CONFIG_SYS_POST_CPU | \
130 CONFIG_SYS_POST_I2C)
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200131
132#ifdef CONFIG_POST
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200133/* preserve space for the post_word at end of on-chip SRAM */
134# define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200135#endif /* CONFIG_POST */
136
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500137
Wolfgang Denk610cf362006-05-03 01:24:04 +0200138/*
Jon Loeliger11799432007-07-10 09:02:57 -0500139 * BOOTP options
140 */
141#define CONFIG_BOOTP_BOOTFILESIZE
142#define CONFIG_BOOTP_BOOTPATH
143#define CONFIG_BOOTP_GATEWAY
144#define CONFIG_BOOTP_HOSTNAME
145
146
147/*
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500148 * Command line configuration.
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200149 */
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500150#include <config_cmd_default.h>
151
152#define CONFIG_CMD_ASKENV
153#define CONFIG_CMD_DATE
154#define CONFIG_CMD_DHCP
155#define CONFIG_CMD_ECHO
156#define CONFIG_CMD_EEPROM
157#define CONFIG_CMD_I2C
158#define CONFIG_CMD_JFFS2
159#define CONFIG_CMD_MII
160#define CONFIG_CMD_NFS
161#define CONFIG_CMD_PING
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500162#define CONFIG_CMD_REGINFO
163#define CONFIG_CMD_SNTP
164#define CONFIG_CMD_BSP
165
166#ifdef CONFIG_VIDEO
167 #define CONFIG_CMD_BMP
168#endif
169
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200170#ifdef CONFIG_BC3450_IDE
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500171 #define CONFIG_CMD_IDE
172#endif
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200173
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500174#if defined(CONFIG_BC3450_IDE) || defined(CONFIG_BC3450_USB)
175 #ifdef CONFIG_FAT
176 #define CONFIG_CMD_FAT
177 #endif
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200178
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500179 #ifdef CONFIG_EXT2
180 #define CONFIG_CMD_EXT2
181 #endif
182#endif
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200183
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500184#ifdef CONFIG_BC3450_USB
185 #define CONFIG_CMD_USB
186#endif
Wolfgang Denk5728be32007-08-06 01:01:49 +0200187
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500188#ifdef CONFIG_PCI
189 #define CONFIG_CMD_PCI
190#endif
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200191
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500192#ifdef CONFIG_POST
193 #define CONFIG_CMD_DIAG
194#endif
195
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200196
Wolfgang Denk610cf362006-05-03 01:24:04 +0200197#define CONFIG_TIMESTAMP /* display image timestamps */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200198
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200199#if (CONFIG_SYS_TEXT_BASE == 0xFC000000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200# define CONFIG_SYS_LOWBOOT 1
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200201#endif
202
203/*
204 * Autobooting
205 */
206#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
207#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
208
209#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100210 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200211 "echo;"
212
213#undef CONFIG_BOOTARGS
214
215#define CONFIG_EXTRA_ENV_SETTINGS \
216 "netdev=eth0\0" \
217 "ipaddr=192.168.1.10\0" \
218 "serverip=192.168.1.3\0" \
219 "netmask=255.255.255.0\0" \
Wolfgang Denk610cf362006-05-03 01:24:04 +0200220 "hostname=bc3450\0" \
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200221 "rootpath=/opt/eldk/ppc_6xx\0" \
Wolfgang Denk610cf362006-05-03 01:24:04 +0200222 "kernel_addr=fc0a0000\0" \
223 "ramdisk_addr=fc1c0000\0" \
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200224 "ramargs=setenv bootargs root=/dev/ram rw\0" \
225 "nfsargs=setenv bootargs root=/dev/nfs rw " \
226 "nfsroot=$(serverip):$(rootpath)\0" \
Wolfgang Denk610cf362006-05-03 01:24:04 +0200227 "ideargs=setenv bootargs root=/dev/hda2 ro\0" \
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200228 "addip=setenv bootargs $(bootargs) " \
229 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \
230 ":$(hostname):$(netdev):off panic=1\0" \
231 "addcons=setenv bootargs $(bootargs) " \
232 "console=ttyS0,$(baudrate) console=tty0\0" \
233 "flash_self=run ramargs addip addcons;" \
234 "bootm $(kernel_addr) $(ramdisk_addr)\0" \
235 "flash_nfs=run nfsargs addip addcons; bootm $(kernel_addr)\0" \
236 "net_nfs=tftp 200000 $(bootfile); " \
237 "run nfsargs addip addcons; bootm\0" \
Wolfgang Denk610cf362006-05-03 01:24:04 +0200238 "ide_nfs=run nfsargs addip addcons; " \
239 "disk 200000 0:1; bootm\0" \
240 "ide_ide=run ideargs addip addcons; " \
241 "disk 200000 0:1; bootm\0" \
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200242 "usb_self=run usbload; run ramargs addip addcons; " \
243 "bootm 200000 400000\0" \
244 "usbload=usb reset; usb scan; usbboot 200000 0:1; " \
245 "usbboot 400000 0:2\0" \
246 "bootfile=uImage\0" \
247 "load=tftp 200000 $(u-boot)\0" \
248 "u-boot=u-boot.bin\0" \
249 "update=protect off FC000000 FC05FFFF;" \
250 "erase FC000000 FC05FFFF;" \
251 "cp.b 200000 FC000000 $(filesize);" \
252 "protect on FC000000 FC05FFFF\0" \
253 ""
254
255#define CONFIG_BOOTCOMMAND "run flash_self"
256
257/*
258 * IPB Bus clocking configuration.
259 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200261
262/*
263 * PCI Bus clocking configuration
264 *
265 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266 * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200267 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200268 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
270# define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200271#endif
272
273/*
274 * I2C configuration
275 */
276#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200278
279/*
280 * I2C clock frequency
281 *
282 * Please notice, that the resulting clock frequency could differ from the
283 * configured value. This is because the I2C clock is derived from system
284 * clock over a frequency divider with only a few divider values. U-boot
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200285 * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200286 * approximation allways lies below the configured value, never above.
287 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200288#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
289#define CONFIG_SYS_I2C_SLAVE 0x7F
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200290
291/*
Wolfgang Denk610cf362006-05-03 01:24:04 +0200292 * EEPROM configuration for I²C EEPROM M24C32
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200293 * M24C64 should work also. For other EEPROMs config should be verified.
Wolfgang Denk610cf362006-05-03 01:24:04 +0200294 *
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200295 * The TQM5200 module may hold an EEPROM at address 0x50.
296 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x (TQM) */
298#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
299#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
300#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200301
302/*
303 * RTC configuration
304 */
305#if defined (CONFIG_BC3450_DS1340) && !defined (CONFIG_BC3450_DS3231)
306# define CONFIG_RTC_M41T11 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307# define CONFIG_SYS_I2C_RTC_ADDR 0x68
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200308#else
309# define CONFIG_RTC_MPC5200 1 /* use MPC5200 internal RTC */
310# define CONFIG_BOARD_EARLY_INIT_R
311#endif
312
313/*
314 * Flash configuration
315 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200316#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE /* 0xFC000000 */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200317
318/* use CFI flash driver if no module variant is spezified */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200319#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200320#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
322#define CONFIG_SYS_FLASH_EMPTY_INFO
323#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
324#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
325#undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200326
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#if !defined(CONFIG_SYS_LOWBOOT)
328#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
329#else /* CONFIG_SYS_LOWBOOT */
330#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
331#endif /* CONFIG_SYS_LOWBOOT */
332#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200333 (= chip selects) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
335#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200336
337/* Dynamic MTD partition support */
Stefan Roese68d7d652009-03-19 13:30:36 +0100338#define CONFIG_CMD_MTDPARTS
Stefan Roese942556a2009-05-12 14:32:58 +0200339#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
340#define CONFIG_FLASH_CFI_MTD
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200341#define MTDIDS_DEFAULT "nor0=TQM5200-0"
342#define MTDPARTS_DEFAULT "mtdparts=TQM5200-0:640k(firmware)," \
343 "1408k(kernel)," \
344 "2m(initrd)," \
345 "4m(small-fs)," \
346 "16m(big-fs)," \
347 "8m(misc)"
348
349/*
350 * Environment settings
351 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200352#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200353#define CONFIG_ENV_SIZE 0x10000
354#define CONFIG_ENV_SECT_SIZE 0x20000
355#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
356#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200357
358/*
359 * Memory map
360 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_MBAR 0xF0000000
362#define CONFIG_SYS_SDRAM_BASE 0x00000000
363#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200364
365/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200367#ifdef CONFIG_POST
368/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200369# define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200370#else
Wolfgang Denk553f0982010-10-26 13:32:32 +0200371# define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200372#endif /*CONFIG_POST*/
373
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200374#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200375#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200376
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200377#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200378#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
379# define CONFIG_SYS_RAMBOOT 1
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200380#endif
381
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
383#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
384#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200385
386/*
387 * Ethernet configuration
388 *
Ben Warren86321fc2009-02-05 23:58:25 -0800389 * Define CONFIG_MPC5xxx_MII10 to force FEC at 10MBIT
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200390 */
391#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800392#define CONFIG_MPC5xxx_FEC_MII100
393#undef CONFIG_MPC5xxx_MII10
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200394#define CONFIG_PHY_ADDR 0x00
395
396/*
397 * GPIO configuration on BC3450
398 *
Wolfgang Denk610cf362006-05-03 01:24:04 +0200399 * PSC1: UART1 (Service-UART) [0x xxxxxxx4]
400 * PSC2: UART2 [0x xxxxxx4x]
401 * or: AC/97 if CONFIG_BC3450_AC97 [0x xxxxxx2x]
402 * PSC3: USB2 [0x xxxxx1xx]
403 * USB: UART4(ext.)/UART5(int.) [0x xxxx2xxx]
404 * (this has to match
405 * CONFIG_USB_CONFIG which is
406 * used by usb_ohci.c to set
407 * the USB ports)
408 * Eth: 10/100Mbit Ethernet [0x xxx0xxxx]
409 * (this is reset to '5'
410 * in FEC driver: fec.c)
411 * PSC6: UART6 (int. to PS/2 contr.) [0x xx5xxxxx]
412 * ATA/CS: ??? [0x x1xxxxxx]
413 * FIXME! UM Fig 2-10 suggests [0x x0xxxxxx]
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200414 * CS1: Use Pin gpio_wkup_6 as second
Wolfgang Denk610cf362006-05-03 01:24:04 +0200415 * SDRAM chip select (mem_cs1)
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200416 * Timer: CAN2 / SPI
Wolfgang Denk610cf362006-05-03 01:24:04 +0200417 * I2C: CAN1 / I²C2 [0x bxxxxxxx]
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200418 */
419#ifdef CONFIG_BC3450_AC97
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420# define CONFIG_SYS_GPS_PORT_CONFIG 0xb1502124
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200421#else /* PSC2=UART2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422# define CONFIG_SYS_GPS_PORT_CONFIG 0xb1502144
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200423#endif
424
425/*
426 * Miscellaneous configurable options
427 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500429#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200431#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200432#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200433#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
435#define CONFIG_SYS_MAXARGS 16 /* max no of command args */
436#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg. Buffer Size */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200437
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_ALT_MEMTEST /* Enable an alternative, */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200439 /* more extensive mem test */
440
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
442#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200443
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200444#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200445
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500447#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerde8b2a62007-07-05 19:32:07 -0500449#endif
450
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200451/*
Jon Loeliger11799432007-07-10 09:02:57 -0500452 * Enable loopw command.
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200453 */
454#define CONFIG_LOOPW
455
456/*
457 * Various low-level settings
458 */
Detlev Zundelfd428c02010-03-12 10:01:12 +0100459#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
460#define CONFIG_SYS_HID0_FINAL HID0_ICE
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200461
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200462#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
463#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
464#ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
465# define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200466#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200467# define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200468#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200469#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
470#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200471
472/* automatic configuration of chip selects */
473#ifdef CONFIG_TQM5200
474# define CONFIG_LAST_STAGE_INIT
475#endif /* CONFIG_TQM5200 */
476
477/*
478 * SRAM - Do not map below 2 GB in address space, because this area is used
479 * for SDRAM autosizing.
480 */
481#ifdef CONFIG_TQM5200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200482# define CONFIG_SYS_CS2_START 0xE5000000
483# define CONFIG_SYS_CS2_SIZE 0x100000 /* 1 MByte */
484# define CONFIG_SYS_CS2_CFG 0x0004D930
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200485#endif /* CONFIG_TQM5200 */
486
487/*
488 * Grafic controller - Do not map below 2 GB in address space, because this
489 * area is used for SDRAM autosizing.
490 */
491#ifdef CONFIG_TQM5200
492# define SM501_FB_BASE 0xE0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200493# define CONFIG_SYS_CS1_START (SM501_FB_BASE)
494# define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
495# define CONFIG_SYS_CS1_CFG 0x8F48FF70
496# define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200497#endif /* CONFIG_TQM5200 */
498
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200499#define CONFIG_SYS_CS_BURST 0x00000000
500#define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200501 /* flash and SM501 */
502
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200503#define CONFIG_SYS_RESET_ADDRESS 0xff000000
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200504
505/*
506 * USB stuff
507 */
508#define CONFIG_USB_CLOCK 0x0001BBBB
Wolfgang Denk610cf362006-05-03 01:24:04 +0200509#define CONFIG_USB_CONFIG 0x00002000 /* we're using Port 2 */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200510
511/*
512 * IDE/ATA stuff Supports IDE harddisk
513 */
514#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
515
Wolfgang Denk610cf362006-05-03 01:24:04 +0200516#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
517#undef CONFIG_IDE_LED /* LED for ide not supported */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200518
Wolfgang Denk610cf362006-05-03 01:24:04 +0200519#define CONFIG_IDE_RESET /* reset for ide supported */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200520#define CONFIG_IDE_PREINIT
521
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200522#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
523#define CONFIG_SYS_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200524
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200525#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200526
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200527#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200528
529/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200530#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200531
532/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200533#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200534
535/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200536#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200537
538/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200539#define CONFIG_SYS_ATA_STRIDE 4
dzu@denx.de6ca24c62006-04-21 18:30:47 +0200540
541#endif /* __CONFIG_H */