Michal Simek | 18a952c | 2018-03-27 10:36:39 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 2 | /* |
| 3 | * dts file for Xilinx ZynqMP |
| 4 | * |
| 5 | * (C) Copyright 2014 - 2015, Xilinx, Inc. |
| 6 | * |
| 7 | * Michal Simek <michal.simek@xilinx.com> |
| 8 | * |
Michal Simek | 18a952c | 2018-03-27 10:36:39 +0200 | [diff] [blame] | 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 13 | */ |
Michal Simek | 91d1153 | 2016-12-16 13:12:48 +0100 | [diff] [blame] | 14 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 15 | / { |
| 16 | compatible = "xlnx,zynqmp"; |
| 17 | #address-cells = <2>; |
Michal Simek | 85d1142 | 2016-04-07 15:07:38 +0200 | [diff] [blame] | 18 | #size-cells = <2>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 19 | |
| 20 | cpus { |
| 21 | #address-cells = <1>; |
| 22 | #size-cells = <0>; |
| 23 | |
Michal Simek | 585ca87 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 24 | cpu0: cpu@0 { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 25 | compatible = "arm,cortex-a53", "arm,armv8"; |
| 26 | device_type = "cpu"; |
| 27 | enable-method = "psci"; |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 28 | operating-points-v2 = <&cpu_opp_table>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 29 | reg = <0x0>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 30 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 31 | }; |
| 32 | |
Michal Simek | 585ca87 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 33 | cpu1: cpu@1 { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 34 | compatible = "arm,cortex-a53", "arm,armv8"; |
| 35 | device_type = "cpu"; |
| 36 | enable-method = "psci"; |
| 37 | reg = <0x1>; |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 38 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 39 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 40 | }; |
| 41 | |
Michal Simek | 585ca87 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 42 | cpu2: cpu@2 { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 43 | compatible = "arm,cortex-a53", "arm,armv8"; |
| 44 | device_type = "cpu"; |
| 45 | enable-method = "psci"; |
| 46 | reg = <0x2>; |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 47 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 48 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 49 | }; |
| 50 | |
Michal Simek | 585ca87 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 51 | cpu3: cpu@3 { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 52 | compatible = "arm,cortex-a53", "arm,armv8"; |
| 53 | device_type = "cpu"; |
| 54 | enable-method = "psci"; |
| 55 | reg = <0x3>; |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 56 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 57 | cpu-idle-states = <&CPU_SLEEP_0>; |
| 58 | }; |
| 59 | |
| 60 | idle-states { |
Jyotheeswar Reddy | fec5473 | 2017-01-13 16:13:39 +0530 | [diff] [blame] | 61 | entry-method = "arm,psci"; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 62 | |
| 63 | CPU_SLEEP_0: cpu-sleep-0 { |
| 64 | compatible = "arm,idle-state"; |
| 65 | arm,psci-suspend-param = <0x40000000>; |
| 66 | local-timer-stop; |
| 67 | entry-latency-us = <300>; |
| 68 | exit-latency-us = <600>; |
Jolly Shah | 6a097b0 | 2017-06-14 15:03:52 -0700 | [diff] [blame] | 69 | min-residency-us = <10000>; |
Stefan Krsmanovic | 2e15b07 | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 70 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 71 | }; |
| 72 | }; |
| 73 | |
Shubhrajyoti Datta | 941f61f | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 74 | cpu_opp_table: cpu_opp_table { |
| 75 | compatible = "operating-points-v2"; |
| 76 | opp-shared; |
| 77 | opp00 { |
| 78 | opp-hz = /bits/ 64 <1199999988>; |
| 79 | opp-microvolt = <1000000>; |
| 80 | clock-latency-ns = <500000>; |
| 81 | }; |
| 82 | opp01 { |
| 83 | opp-hz = /bits/ 64 <599999994>; |
| 84 | opp-microvolt = <1000000>; |
| 85 | clock-latency-ns = <500000>; |
| 86 | }; |
| 87 | opp02 { |
| 88 | opp-hz = /bits/ 64 <399999996>; |
| 89 | opp-microvolt = <1000000>; |
| 90 | clock-latency-ns = <500000>; |
| 91 | }; |
| 92 | opp03 { |
| 93 | opp-hz = /bits/ 64 <299999997>; |
| 94 | opp-microvolt = <1000000>; |
| 95 | clock-latency-ns = <500000>; |
| 96 | }; |
| 97 | }; |
| 98 | |
Michal Simek | 69d09dd | 2016-09-09 08:46:39 +0200 | [diff] [blame] | 99 | dcc: dcc { |
| 100 | compatible = "arm,dcc"; |
| 101 | status = "disabled"; |
| 102 | u-boot,dm-pre-reloc; |
| 103 | }; |
| 104 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 105 | pmu { |
| 106 | compatible = "arm,armv8-pmuv3"; |
Michal Simek | 14cd9ea | 2016-04-07 15:28:33 +0200 | [diff] [blame] | 107 | interrupt-parent = <&gic>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 108 | interrupts = <0 143 4>, |
| 109 | <0 144 4>, |
| 110 | <0 145 4>, |
| 111 | <0 146 4>; |
| 112 | }; |
| 113 | |
| 114 | psci { |
| 115 | compatible = "arm,psci-0.2"; |
| 116 | method = "smc"; |
| 117 | }; |
| 118 | |
Michal Simek | 8a705a2 | 2017-12-01 14:43:05 +0100 | [diff] [blame] | 119 | pmufw: firmware { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 120 | compatible = "xlnx,zynqmp-pm"; |
| 121 | method = "smc"; |
Soren Brinkmann | 19ee402 | 2016-11-21 16:12:05 -0800 | [diff] [blame] | 122 | interrupt-parent = <&gic>; |
| 123 | interrupts = <0 35 4>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 124 | }; |
| 125 | |
| 126 | timer { |
| 127 | compatible = "arm,armv8-timer"; |
| 128 | interrupt-parent = <&gic>; |
Michal Simek | 6db82e0 | 2017-02-09 14:45:12 +0100 | [diff] [blame] | 129 | interrupts = <1 13 0xf08>, |
| 130 | <1 14 0xf08>, |
| 131 | <1 11 0xf08>, |
| 132 | <1 10 0xf08>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 133 | }; |
| 134 | |
Naga Sureshkumar Relli | aaf232f | 2016-06-20 15:48:30 +0530 | [diff] [blame] | 135 | edac { |
| 136 | compatible = "arm,cortex-a53-edac"; |
| 137 | }; |
| 138 | |
Nava kishore Manne | 7689dce | 2017-05-22 12:05:17 +0530 | [diff] [blame] | 139 | fpga_full: fpga-full { |
| 140 | compatible = "fpga-region"; |
| 141 | fpga-mgr = <&pcap>; |
| 142 | #address-cells = <2>; |
| 143 | #size-cells = <2>; |
| 144 | }; |
| 145 | |
Nava kishore Manne | 0d87c4f | 2017-01-17 16:57:24 +0530 | [diff] [blame] | 146 | nvmem_firmware { |
| 147 | compatible = "xlnx,zynqmp-nvmem-fw"; |
| 148 | #address-cells = <1>; |
| 149 | #size-cells = <1>; |
| 150 | |
| 151 | soc_revision: soc_revision@0 { |
| 152 | reg = <0x0 0x4>; |
| 153 | }; |
| 154 | }; |
| 155 | |
Nava kishore Manne | 7689dce | 2017-05-22 12:05:17 +0530 | [diff] [blame] | 156 | pcap: pcap { |
Nava kishore Manne | d64e43f | 2016-08-21 00:17:52 +0530 | [diff] [blame] | 157 | compatible = "xlnx,zynqmp-pcap-fpga"; |
| 158 | }; |
| 159 | |
Anurag Kumar Vulisha | 98ad47b | 2017-02-06 21:40:34 +0530 | [diff] [blame] | 160 | rst: reset-controller { |
| 161 | compatible = "xlnx,zynqmp-reset"; |
| 162 | #reset-cells = <1>; |
| 163 | }; |
| 164 | |
Michal Simek | b0c5520 | 2017-07-05 14:51:42 +0200 | [diff] [blame] | 165 | xlnx_dp_snd_card: dp_snd_card { |
| 166 | compatible = "xlnx,dp-snd-card"; |
| 167 | status = "disabled"; |
| 168 | xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>; |
| 169 | xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>; |
| 170 | }; |
| 171 | |
| 172 | xlnx_dp_snd_codec0: dp_snd_codec0 { |
| 173 | compatible = "xlnx,dp-snd-codec"; |
| 174 | status = "disabled"; |
| 175 | clock-names = "aud_clk"; |
| 176 | }; |
| 177 | |
| 178 | xlnx_dp_snd_pcm0: dp_snd_pcm0 { |
| 179 | compatible = "xlnx,dp-snd-pcm"; |
| 180 | status = "disabled"; |
| 181 | dmas = <&xlnx_dpdma 4>; |
| 182 | dma-names = "tx"; |
| 183 | }; |
| 184 | |
| 185 | xlnx_dp_snd_pcm1: dp_snd_pcm1 { |
| 186 | compatible = "xlnx,dp-snd-pcm"; |
| 187 | status = "disabled"; |
| 188 | dmas = <&xlnx_dpdma 5>; |
| 189 | dma-names = "tx"; |
| 190 | }; |
| 191 | |
| 192 | xilinx_drm: xilinx_drm { |
| 193 | compatible = "xlnx,drm"; |
| 194 | status = "disabled"; |
| 195 | xlnx,encoder-slave = <&xlnx_dp>; |
| 196 | xlnx,connector-type = "DisplayPort"; |
| 197 | xlnx,dp-sub = <&xlnx_dp_sub>; |
| 198 | planes { |
| 199 | xlnx,pixel-format = "rgb565"; |
| 200 | plane0 { |
| 201 | dmas = <&xlnx_dpdma 3>; |
| 202 | dma-names = "dma0"; |
| 203 | }; |
| 204 | plane1 { |
| 205 | dmas = <&xlnx_dpdma 0>, |
| 206 | <&xlnx_dpdma 1>, |
| 207 | <&xlnx_dpdma 2>; |
| 208 | dma-names = "dma0", "dma1", "dma2"; |
| 209 | }; |
| 210 | }; |
| 211 | }; |
| 212 | |
Michal Simek | c926e6f | 2016-11-11 13:21:04 +0100 | [diff] [blame] | 213 | amba_apu: amba_apu@0 { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 214 | compatible = "simple-bus"; |
| 215 | #address-cells = <2>; |
| 216 | #size-cells = <1>; |
Michal Simek | 85d1142 | 2016-04-07 15:07:38 +0200 | [diff] [blame] | 217 | ranges = <0 0 0 0 0xffffffff>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 218 | |
| 219 | gic: interrupt-controller@f9010000 { |
| 220 | compatible = "arm,gic-400", "arm,cortex-a15-gic"; |
| 221 | #interrupt-cells = <3>; |
| 222 | reg = <0x0 0xf9010000 0x10000>, |
Alexander Graf | 0a8c4f6 | 2016-05-12 13:44:01 +0200 | [diff] [blame] | 223 | <0x0 0xf9020000 0x20000>, |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 224 | <0x0 0xf9040000 0x20000>, |
Alexander Graf | 0a8c4f6 | 2016-05-12 13:44:01 +0200 | [diff] [blame] | 225 | <0x0 0xf9060000 0x20000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 226 | interrupt-controller; |
| 227 | interrupt-parent = <&gic>; |
| 228 | interrupts = <1 9 0xf04>; |
| 229 | }; |
| 230 | }; |
| 231 | |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 232 | amba: amba { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 233 | compatible = "simple-bus"; |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 234 | u-boot,dm-pre-reloc; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 235 | #address-cells = <2>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 236 | #size-cells = <2>; |
| 237 | ranges; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 238 | |
| 239 | can0: can@ff060000 { |
| 240 | compatible = "xlnx,zynq-can-1.0"; |
| 241 | status = "disabled"; |
| 242 | clock-names = "can_clk", "pclk"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 243 | reg = <0x0 0xff060000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 244 | interrupts = <0 23 4>; |
| 245 | interrupt-parent = <&gic>; |
| 246 | tx-fifo-depth = <0x40>; |
| 247 | rx-fifo-depth = <0x40>; |
| 248 | }; |
| 249 | |
| 250 | can1: can@ff070000 { |
| 251 | compatible = "xlnx,zynq-can-1.0"; |
| 252 | status = "disabled"; |
| 253 | clock-names = "can_clk", "pclk"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 254 | reg = <0x0 0xff070000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 255 | interrupts = <0 24 4>; |
| 256 | interrupt-parent = <&gic>; |
| 257 | tx-fifo-depth = <0x40>; |
| 258 | rx-fifo-depth = <0x40>; |
| 259 | }; |
| 260 | |
Michal Simek | ff50d21 | 2015-11-26 11:21:25 +0100 | [diff] [blame] | 261 | cci: cci@fd6e0000 { |
| 262 | compatible = "arm,cci-400"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 263 | reg = <0x0 0xfd6e0000 0x0 0x9000>; |
Michal Simek | ff50d21 | 2015-11-26 11:21:25 +0100 | [diff] [blame] | 264 | ranges = <0x0 0x0 0xfd6e0000 0x10000>; |
| 265 | #address-cells = <1>; |
| 266 | #size-cells = <1>; |
| 267 | |
| 268 | pmu@9000 { |
| 269 | compatible = "arm,cci-400-pmu,r1"; |
| 270 | reg = <0x9000 0x5000>; |
| 271 | interrupt-parent = <&gic>; |
| 272 | interrupts = <0 123 4>, |
| 273 | <0 123 4>, |
| 274 | <0 123 4>, |
| 275 | <0 123 4>, |
| 276 | <0 123 4>; |
| 277 | }; |
| 278 | }; |
| 279 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 280 | /* GDMA */ |
| 281 | fpd_dma_chan1: dma@fd500000 { |
| 282 | status = "disabled"; |
| 283 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 284 | reg = <0x0 0xfd500000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 285 | interrupt-parent = <&gic>; |
| 286 | interrupts = <0 124 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 287 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 288 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 289 | #stream-id-cells = <1>; |
| 290 | iommus = <&smmu 0x14e8>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 291 | }; |
| 292 | |
| 293 | fpd_dma_chan2: dma@fd510000 { |
| 294 | status = "disabled"; |
| 295 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 296 | reg = <0x0 0xfd510000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 297 | interrupt-parent = <&gic>; |
| 298 | interrupts = <0 125 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 299 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 300 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 301 | #stream-id-cells = <1>; |
| 302 | iommus = <&smmu 0x14e9>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 303 | }; |
| 304 | |
| 305 | fpd_dma_chan3: dma@fd520000 { |
| 306 | status = "disabled"; |
| 307 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 308 | reg = <0x0 0xfd520000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 309 | interrupt-parent = <&gic>; |
| 310 | interrupts = <0 126 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 311 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 312 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 313 | #stream-id-cells = <1>; |
| 314 | iommus = <&smmu 0x14ea>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 315 | }; |
| 316 | |
| 317 | fpd_dma_chan4: dma@fd530000 { |
| 318 | status = "disabled"; |
| 319 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 320 | reg = <0x0 0xfd530000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 321 | interrupt-parent = <&gic>; |
| 322 | interrupts = <0 127 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 323 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 324 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 325 | #stream-id-cells = <1>; |
| 326 | iommus = <&smmu 0x14eb>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 327 | }; |
| 328 | |
| 329 | fpd_dma_chan5: dma@fd540000 { |
| 330 | status = "disabled"; |
| 331 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 332 | reg = <0x0 0xfd540000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 333 | interrupt-parent = <&gic>; |
| 334 | interrupts = <0 128 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 335 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 336 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 337 | #stream-id-cells = <1>; |
| 338 | iommus = <&smmu 0x14ec>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 339 | }; |
| 340 | |
| 341 | fpd_dma_chan6: dma@fd550000 { |
| 342 | status = "disabled"; |
| 343 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 344 | reg = <0x0 0xfd550000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 345 | interrupt-parent = <&gic>; |
| 346 | interrupts = <0 129 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 347 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 348 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 349 | #stream-id-cells = <1>; |
| 350 | iommus = <&smmu 0x14ed>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 351 | }; |
| 352 | |
| 353 | fpd_dma_chan7: dma@fd560000 { |
| 354 | status = "disabled"; |
| 355 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 356 | reg = <0x0 0xfd560000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 357 | interrupt-parent = <&gic>; |
| 358 | interrupts = <0 130 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 359 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 360 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 361 | #stream-id-cells = <1>; |
| 362 | iommus = <&smmu 0x14ee>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 363 | }; |
| 364 | |
| 365 | fpd_dma_chan8: dma@fd570000 { |
| 366 | status = "disabled"; |
| 367 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 368 | reg = <0x0 0xfd570000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 369 | interrupt-parent = <&gic>; |
| 370 | interrupts = <0 131 4>; |
VNSL Durga | b34d11d | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 371 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 372 | xlnx,bus-width = <128>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 373 | #stream-id-cells = <1>; |
| 374 | iommus = <&smmu 0x14ef>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 375 | }; |
| 376 | |
| 377 | gpu: gpu@fd4b0000 { |
| 378 | status = "disabled"; |
| 379 | compatible = "arm,mali-400", "arm,mali-utgard"; |
Hyun Kwon | 834ec8e | 2017-08-21 18:54:29 -0700 | [diff] [blame] | 380 | reg = <0x0 0xfd4b0000 0x0 0x10000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 381 | interrupt-parent = <&gic>; |
| 382 | interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>; |
| 383 | interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1"; |
Madhurkiran Harikrishnan | 59206dd | 2017-02-17 04:14:45 -0800 | [diff] [blame] | 384 | clock-names = "gpu", "gpu_pp0", "gpu_pp1"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 385 | }; |
| 386 | |
Kedareswara rao Appana | 6af5773 | 2016-09-09 12:36:01 +0530 | [diff] [blame] | 387 | /* LPDDMA default allows only secured access. inorder to enable |
| 388 | * These dma channels, Users should ensure that these dma |
| 389 | * Channels are allowed for non secure access. |
| 390 | */ |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 391 | lpd_dma_chan1: dma@ffa80000 { |
| 392 | status = "disabled"; |
| 393 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 394 | reg = <0x0 0xffa80000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 395 | interrupt-parent = <&gic>; |
| 396 | interrupts = <0 77 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 397 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 398 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 399 | #stream-id-cells = <1>; |
| 400 | iommus = <&smmu 0x868>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 401 | }; |
| 402 | |
| 403 | lpd_dma_chan2: dma@ffa90000 { |
| 404 | status = "disabled"; |
| 405 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 406 | reg = <0x0 0xffa90000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 407 | interrupt-parent = <&gic>; |
| 408 | interrupts = <0 78 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 409 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 410 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 411 | #stream-id-cells = <1>; |
| 412 | iommus = <&smmu 0x869>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 413 | }; |
| 414 | |
| 415 | lpd_dma_chan3: dma@ffaa0000 { |
| 416 | status = "disabled"; |
| 417 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 418 | reg = <0x0 0xffaa0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 419 | interrupt-parent = <&gic>; |
| 420 | interrupts = <0 79 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 421 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 422 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 423 | #stream-id-cells = <1>; |
| 424 | iommus = <&smmu 0x86a>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 425 | }; |
| 426 | |
| 427 | lpd_dma_chan4: dma@ffab0000 { |
| 428 | status = "disabled"; |
| 429 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 430 | reg = <0x0 0xffab0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 431 | interrupt-parent = <&gic>; |
| 432 | interrupts = <0 80 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 433 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 434 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 435 | #stream-id-cells = <1>; |
| 436 | iommus = <&smmu 0x86b>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 437 | }; |
| 438 | |
| 439 | lpd_dma_chan5: dma@ffac0000 { |
| 440 | status = "disabled"; |
| 441 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 442 | reg = <0x0 0xffac0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 443 | interrupt-parent = <&gic>; |
| 444 | interrupts = <0 81 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 445 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 446 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 447 | #stream-id-cells = <1>; |
| 448 | iommus = <&smmu 0x86c>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 449 | }; |
| 450 | |
| 451 | lpd_dma_chan6: dma@ffad0000 { |
| 452 | status = "disabled"; |
| 453 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 454 | reg = <0x0 0xffad0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 455 | interrupt-parent = <&gic>; |
| 456 | interrupts = <0 82 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 457 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 458 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 459 | #stream-id-cells = <1>; |
| 460 | iommus = <&smmu 0x86d>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 461 | }; |
| 462 | |
| 463 | lpd_dma_chan7: dma@ffae0000 { |
| 464 | status = "disabled"; |
| 465 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 466 | reg = <0x0 0xffae0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 467 | interrupt-parent = <&gic>; |
| 468 | interrupts = <0 83 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 469 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 470 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 471 | #stream-id-cells = <1>; |
| 472 | iommus = <&smmu 0x86e>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 473 | }; |
| 474 | |
| 475 | lpd_dma_chan8: dma@ffaf0000 { |
| 476 | status = "disabled"; |
| 477 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 478 | reg = <0x0 0xffaf0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 479 | interrupt-parent = <&gic>; |
| 480 | interrupts = <0 84 4>; |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 481 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 482 | xlnx,bus-width = <64>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 483 | #stream-id-cells = <1>; |
| 484 | iommus = <&smmu 0x86f>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 485 | }; |
| 486 | |
Naga Sureshkumar Relli | 9086900 | 2016-03-11 13:10:26 +0530 | [diff] [blame] | 487 | mc: memory-controller@fd070000 { |
| 488 | compatible = "xlnx,zynqmp-ddrc-2.40a"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 489 | reg = <0x0 0xfd070000 0x0 0x30000>; |
Naga Sureshkumar Relli | 9086900 | 2016-03-11 13:10:26 +0530 | [diff] [blame] | 490 | interrupt-parent = <&gic>; |
| 491 | interrupts = <0 112 4>; |
| 492 | }; |
| 493 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 494 | nand0: nand@ff100000 { |
| 495 | compatible = "arasan,nfc-v3p10"; |
| 496 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 497 | reg = <0x0 0xff100000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 498 | clock-names = "clk_sys", "clk_flash"; |
| 499 | interrupt-parent = <&gic>; |
| 500 | interrupts = <0 14 4>; |
| 501 | #address-cells = <2>; |
| 502 | #size-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 503 | #stream-id-cells = <1>; |
| 504 | iommus = <&smmu 0x872>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 505 | }; |
| 506 | |
| 507 | gem0: ethernet@ff0b0000 { |
Michal Simek | da2ad78 | 2016-02-11 15:26:46 +0100 | [diff] [blame] | 508 | compatible = "cdns,zynqmp-gem"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 509 | status = "disabled"; |
| 510 | interrupt-parent = <&gic>; |
| 511 | interrupts = <0 57 4>, <0 57 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 512 | reg = <0x0 0xff0b0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 513 | clock-names = "pclk", "hclk", "tx_clk"; |
| 514 | #address-cells = <1>; |
| 515 | #size-cells = <0>; |
Edgar E. Iglesias | 7f1d7d9 | 2015-11-26 14:12:20 +0100 | [diff] [blame] | 516 | #stream-id-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 517 | iommus = <&smmu 0x874>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 518 | }; |
| 519 | |
| 520 | gem1: ethernet@ff0c0000 { |
Michal Simek | da2ad78 | 2016-02-11 15:26:46 +0100 | [diff] [blame] | 521 | compatible = "cdns,zynqmp-gem"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 522 | status = "disabled"; |
| 523 | interrupt-parent = <&gic>; |
| 524 | interrupts = <0 59 4>, <0 59 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 525 | reg = <0x0 0xff0c0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 526 | clock-names = "pclk", "hclk", "tx_clk"; |
| 527 | #address-cells = <1>; |
| 528 | #size-cells = <0>; |
Edgar E. Iglesias | 7f1d7d9 | 2015-11-26 14:12:20 +0100 | [diff] [blame] | 529 | #stream-id-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 530 | iommus = <&smmu 0x875>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 531 | }; |
| 532 | |
| 533 | gem2: ethernet@ff0d0000 { |
Michal Simek | da2ad78 | 2016-02-11 15:26:46 +0100 | [diff] [blame] | 534 | compatible = "cdns,zynqmp-gem"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 535 | status = "disabled"; |
| 536 | interrupt-parent = <&gic>; |
| 537 | interrupts = <0 61 4>, <0 61 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 538 | reg = <0x0 0xff0d0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 539 | clock-names = "pclk", "hclk", "tx_clk"; |
| 540 | #address-cells = <1>; |
| 541 | #size-cells = <0>; |
Edgar E. Iglesias | 7f1d7d9 | 2015-11-26 14:12:20 +0100 | [diff] [blame] | 542 | #stream-id-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 543 | iommus = <&smmu 0x876>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 544 | }; |
| 545 | |
| 546 | gem3: ethernet@ff0e0000 { |
Michal Simek | da2ad78 | 2016-02-11 15:26:46 +0100 | [diff] [blame] | 547 | compatible = "cdns,zynqmp-gem"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 548 | status = "disabled"; |
| 549 | interrupt-parent = <&gic>; |
| 550 | interrupts = <0 63 4>, <0 63 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 551 | reg = <0x0 0xff0e0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 552 | clock-names = "pclk", "hclk", "tx_clk"; |
| 553 | #address-cells = <1>; |
| 554 | #size-cells = <0>; |
Edgar E. Iglesias | 7f1d7d9 | 2015-11-26 14:12:20 +0100 | [diff] [blame] | 555 | #stream-id-cells = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 556 | iommus = <&smmu 0x877>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 557 | }; |
| 558 | |
| 559 | gpio: gpio@ff0a0000 { |
| 560 | compatible = "xlnx,zynqmp-gpio-1.0"; |
| 561 | status = "disabled"; |
| 562 | #gpio-cells = <0x2>; |
| 563 | interrupt-parent = <&gic>; |
| 564 | interrupts = <0 16 4>; |
Michal Simek | 9e826b6 | 2016-10-20 10:26:13 +0200 | [diff] [blame] | 565 | interrupt-controller; |
| 566 | #interrupt-cells = <2>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 567 | reg = <0x0 0xff0a0000 0x0 0x1000>; |
Michal Simek | 0b33e0b1 | 2017-08-30 08:06:11 +0200 | [diff] [blame] | 568 | gpio-controller; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 569 | }; |
| 570 | |
| 571 | i2c0: i2c@ff020000 { |
Moritz Fischer | de4914b | 2016-12-22 09:36:11 -0800 | [diff] [blame] | 572 | compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 573 | status = "disabled"; |
| 574 | interrupt-parent = <&gic>; |
| 575 | interrupts = <0 17 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 576 | reg = <0x0 0xff020000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 577 | #address-cells = <1>; |
| 578 | #size-cells = <0>; |
| 579 | }; |
| 580 | |
| 581 | i2c1: i2c@ff030000 { |
Moritz Fischer | de4914b | 2016-12-22 09:36:11 -0800 | [diff] [blame] | 582 | compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 583 | status = "disabled"; |
| 584 | interrupt-parent = <&gic>; |
| 585 | interrupts = <0 18 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 586 | reg = <0x0 0xff030000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 587 | #address-cells = <1>; |
| 588 | #size-cells = <0>; |
| 589 | }; |
| 590 | |
Naga Sureshkumar Relli | 5534480 | 2016-05-18 12:23:13 +0530 | [diff] [blame] | 591 | ocm: memory-controller@ff960000 { |
| 592 | compatible = "xlnx,zynqmp-ocmc-1.0"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 593 | reg = <0x0 0xff960000 0x0 0x1000>; |
Naga Sureshkumar Relli | 5534480 | 2016-05-18 12:23:13 +0530 | [diff] [blame] | 594 | interrupt-parent = <&gic>; |
| 595 | interrupts = <0 10 4>; |
| 596 | }; |
| 597 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 598 | pcie: pcie@fd0e0000 { |
| 599 | compatible = "xlnx,nwl-pcie-2.11"; |
| 600 | status = "disabled"; |
| 601 | #address-cells = <3>; |
| 602 | #size-cells = <2>; |
| 603 | #interrupt-cells = <1>; |
Bharat Kumar Gogada | 7d6ca73 | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 604 | msi-controller; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 605 | device_type = "pci"; |
| 606 | interrupt-parent = <&gic>; |
Michal Simek | 91a8b0e | 2016-01-20 12:59:23 +0100 | [diff] [blame] | 607 | interrupts = <0 118 4>, |
Bharat Kumar Gogada | 7d6ca73 | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 608 | <0 117 4>, |
Michal Simek | 91a8b0e | 2016-01-20 12:59:23 +0100 | [diff] [blame] | 609 | <0 116 4>, |
| 610 | <0 115 4>, /* MSI_1 [63...32] */ |
| 611 | <0 114 4>; /* MSI_0 [31...0] */ |
Michal Simek | 680e997 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 612 | interrupt-names = "misc", "dummy", "intx", |
| 613 | "msi1", "msi0"; |
Bharat Kumar Gogada | 7d6ca73 | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 614 | msi-parent = <&pcie>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 615 | reg = <0x0 0xfd0e0000 0x0 0x1000>, |
| 616 | <0x0 0xfd480000 0x0 0x1000>, |
Bharat Kumar Gogada | 688d1be | 2016-08-02 20:34:13 +0530 | [diff] [blame] | 617 | <0x80 0x00000000 0x0 0x1000000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 618 | reg-names = "breg", "pcireg", "cfg"; |
Bharat Kumar Gogada | 688d1be | 2016-08-02 20:34:13 +0530 | [diff] [blame] | 619 | ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000 /* non-prefetchable memory */ |
| 620 | 0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */ |
Rob Herring | ec2b2d4 | 2017-03-21 21:03:13 -0500 | [diff] [blame] | 621 | bus-range = <0x00 0xff>; |
Bharat Kumar Gogada | 33aec51 | 2016-02-15 21:18:58 +0530 | [diff] [blame] | 622 | interrupt-map-mask = <0x0 0x0 0x0 0x7>; |
| 623 | interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>, |
| 624 | <0x0 0x0 0x0 0x2 &pcie_intc 0x2>, |
| 625 | <0x0 0x0 0x0 0x3 &pcie_intc 0x3>, |
| 626 | <0x0 0x0 0x0 0x4 &pcie_intc 0x4>; |
| 627 | pcie_intc: legacy-interrupt-controller { |
| 628 | interrupt-controller; |
| 629 | #address-cells = <0>; |
| 630 | #interrupt-cells = <1>; |
| 631 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 632 | }; |
| 633 | |
| 634 | qspi: spi@ff0f0000 { |
Michal Simek | 24124ab | 2017-01-16 12:07:33 +0100 | [diff] [blame] | 635 | u-boot,dm-pre-reloc; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 636 | compatible = "xlnx,zynqmp-qspi-1.0"; |
| 637 | status = "disabled"; |
| 638 | clock-names = "ref_clk", "pclk"; |
| 639 | interrupts = <0 15 4>; |
| 640 | interrupt-parent = <&gic>; |
| 641 | num-cs = <1>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 642 | reg = <0x0 0xff0f0000 0x0 0x1000>, |
| 643 | <0x0 0xc0000000 0x0 0x8000000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 644 | #address-cells = <1>; |
| 645 | #size-cells = <0>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 646 | #stream-id-cells = <1>; |
| 647 | iommus = <&smmu 0x873>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 648 | }; |
| 649 | |
| 650 | rtc: rtc@ffa60000 { |
| 651 | compatible = "xlnx,zynqmp-rtc"; |
| 652 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 653 | reg = <0x0 0xffa60000 0x0 0x100>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 654 | interrupt-parent = <&gic>; |
| 655 | interrupts = <0 26 4>, <0 27 4>; |
| 656 | interrupt-names = "alarm", "sec"; |
Nava kishore Manne | 4d9d698 | 2017-01-27 18:20:14 +0530 | [diff] [blame] | 657 | calibration = <0x8000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 658 | }; |
| 659 | |
Anurag Kumar Vulisha | db6c62e | 2016-05-17 16:49:01 +0530 | [diff] [blame] | 660 | serdes: zynqmp_phy@fd400000 { |
| 661 | compatible = "xlnx,zynqmp-psgtr"; |
| 662 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 663 | reg = <0x0 0xfd400000 0x0 0x40000>, |
| 664 | <0x0 0xfd3d0000 0x0 0x1000>, |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 665 | <0x0 0xff5e0000 0x0 0x1000>; |
Anurag Kumar Vulisha | 0aada39 | 2017-02-08 17:09:10 +0530 | [diff] [blame] | 666 | reg-names = "serdes", "siou", "lpd"; |
Michal Simek | 3940bca | 2017-01-17 14:36:54 +0100 | [diff] [blame] | 667 | nvmem-cells = <&soc_revision>; |
| 668 | nvmem-cell-names = "soc_revision"; |
Anurag Kumar Vulisha | 98ad47b | 2017-02-06 21:40:34 +0530 | [diff] [blame] | 669 | resets = <&rst 16>, <&rst 59>, <&rst 60>, |
| 670 | <&rst 61>, <&rst 62>, <&rst 63>, |
| 671 | <&rst 64>, <&rst 3>, <&rst 29>, |
| 672 | <&rst 30>, <&rst 31>, <&rst 32>; |
| 673 | reset-names = "sata_rst", "usb0_crst", "usb1_crst", |
| 674 | "usb0_hibrst", "usb1_hibrst", "usb0_apbrst", |
| 675 | "usb1_apbrst", "dp_rst", "gem0_rst", |
| 676 | "gem1_rst", "gem2_rst", "gem3_rst"; |
Anurag Kumar Vulisha | db6c62e | 2016-05-17 16:49:01 +0530 | [diff] [blame] | 677 | lane0: lane0 { |
| 678 | #phy-cells = <4>; |
| 679 | }; |
| 680 | lane1: lane1 { |
| 681 | #phy-cells = <4>; |
| 682 | }; |
| 683 | lane2: lane2 { |
| 684 | #phy-cells = <4>; |
| 685 | }; |
| 686 | lane3: lane3 { |
| 687 | #phy-cells = <4>; |
| 688 | }; |
| 689 | }; |
| 690 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 691 | sata: ahci@fd0c0000 { |
| 692 | compatible = "ceva,ahci-1v84"; |
| 693 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 694 | reg = <0x0 0xfd0c0000 0x0 0x2000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 695 | interrupt-parent = <&gic>; |
| 696 | interrupts = <0 133 4>; |
Anurag Kumar Vulisha | 110d06b | 2017-07-04 20:03:42 +0530 | [diff] [blame] | 697 | #stream-id-cells = <4>; |
| 698 | iommus = <&smmu 0x4c0>, <&smmu 0x4c1>, |
| 699 | <&smmu 0x4c2>, <&smmu 0x4c3>; |
| 700 | /* dma-coherent; */ |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 701 | }; |
| 702 | |
| 703 | sdhci0: sdhci@ff160000 { |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 704 | u-boot,dm-pre-reloc; |
Sai Krishna Potthuri | 0488a5e | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 705 | compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 706 | status = "disabled"; |
| 707 | interrupt-parent = <&gic>; |
| 708 | interrupts = <0 48 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 709 | reg = <0x0 0xff160000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 710 | clock-names = "clk_xin", "clk_ahb"; |
Sai Krishna Potthuri | 0488a5e | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 711 | xlnx,device_id = <0>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 712 | #stream-id-cells = <1>; |
| 713 | iommus = <&smmu 0x870>; |
Manish Narani | 5e3c90d | 2017-07-19 21:16:33 +0530 | [diff] [blame] | 714 | nvmem-cells = <&soc_revision>; |
| 715 | nvmem-cell-names = "soc_revision"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 716 | }; |
| 717 | |
| 718 | sdhci1: sdhci@ff170000 { |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 719 | u-boot,dm-pre-reloc; |
Sai Krishna Potthuri | 0488a5e | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 720 | compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 721 | status = "disabled"; |
| 722 | interrupt-parent = <&gic>; |
| 723 | interrupts = <0 49 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 724 | reg = <0x0 0xff170000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 725 | clock-names = "clk_xin", "clk_ahb"; |
Sai Krishna Potthuri | 0488a5e | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 726 | xlnx,device_id = <1>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 727 | #stream-id-cells = <1>; |
| 728 | iommus = <&smmu 0x871>; |
Manish Narani | 5e3c90d | 2017-07-19 21:16:33 +0530 | [diff] [blame] | 729 | nvmem-cells = <&soc_revision>; |
| 730 | nvmem-cell-names = "soc_revision"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 731 | }; |
| 732 | |
Michal Simek | 9c77cb7 | 2017-11-02 11:51:59 +0100 | [diff] [blame] | 733 | pinctrl0: pinctrl@ff180000 { |
| 734 | compatible = "xlnx,pinctrl-zynqmp"; |
| 735 | status = "disabled"; |
| 736 | reg = <0x0 0xff180000 0x0 0x1000>; |
| 737 | }; |
| 738 | |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 739 | smmu: smmu@fd800000 { |
| 740 | compatible = "arm,mmu-500"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 741 | reg = <0x0 0xfd800000 0x0 0x20000>; |
Michal Simek | ba6ad31 | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 742 | #iommu-cells = <1>; |
Naga Sureshkumar Relli | 10f2a29 | 2017-03-09 20:00:13 +0530 | [diff] [blame] | 743 | status = "disabled"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 744 | #global-interrupts = <1>; |
| 745 | interrupt-parent = <&gic>; |
Edgar E. Iglesias | 88a85aa | 2015-11-26 14:12:19 +0100 | [diff] [blame] | 746 | interrupts = <0 155 4>, |
| 747 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 748 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 749 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 750 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 751 | }; |
| 752 | |
| 753 | spi0: spi@ff040000 { |
| 754 | compatible = "cdns,spi-r1p6"; |
| 755 | status = "disabled"; |
| 756 | interrupt-parent = <&gic>; |
| 757 | interrupts = <0 19 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 758 | reg = <0x0 0xff040000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 759 | clock-names = "ref_clk", "pclk"; |
| 760 | #address-cells = <1>; |
| 761 | #size-cells = <0>; |
| 762 | }; |
| 763 | |
| 764 | spi1: spi@ff050000 { |
| 765 | compatible = "cdns,spi-r1p6"; |
| 766 | status = "disabled"; |
| 767 | interrupt-parent = <&gic>; |
| 768 | interrupts = <0 20 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 769 | reg = <0x0 0xff050000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 770 | clock-names = "ref_clk", "pclk"; |
| 771 | #address-cells = <1>; |
| 772 | #size-cells = <0>; |
| 773 | }; |
| 774 | |
| 775 | ttc0: timer@ff110000 { |
| 776 | compatible = "cdns,ttc"; |
| 777 | status = "disabled"; |
| 778 | interrupt-parent = <&gic>; |
| 779 | interrupts = <0 36 4>, <0 37 4>, <0 38 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 780 | reg = <0x0 0xff110000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 781 | timer-width = <32>; |
| 782 | }; |
| 783 | |
| 784 | ttc1: timer@ff120000 { |
| 785 | compatible = "cdns,ttc"; |
| 786 | status = "disabled"; |
| 787 | interrupt-parent = <&gic>; |
| 788 | interrupts = <0 39 4>, <0 40 4>, <0 41 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 789 | reg = <0x0 0xff120000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 790 | timer-width = <32>; |
| 791 | }; |
| 792 | |
| 793 | ttc2: timer@ff130000 { |
| 794 | compatible = "cdns,ttc"; |
| 795 | status = "disabled"; |
| 796 | interrupt-parent = <&gic>; |
| 797 | interrupts = <0 42 4>, <0 43 4>, <0 44 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 798 | reg = <0x0 0xff130000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 799 | timer-width = <32>; |
| 800 | }; |
| 801 | |
| 802 | ttc3: timer@ff140000 { |
| 803 | compatible = "cdns,ttc"; |
| 804 | status = "disabled"; |
| 805 | interrupt-parent = <&gic>; |
| 806 | interrupts = <0 45 4>, <0 46 4>, <0 47 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 807 | reg = <0x0 0xff140000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 808 | timer-width = <32>; |
| 809 | }; |
| 810 | |
| 811 | uart0: serial@ff000000 { |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 812 | u-boot,dm-pre-reloc; |
Michal Simek | ca2f587 | 2015-11-27 13:22:58 +0100 | [diff] [blame] | 813 | compatible = "cdns,uart-r1p12", "xlnx,xuartps"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 814 | status = "disabled"; |
| 815 | interrupt-parent = <&gic>; |
| 816 | interrupts = <0 21 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 817 | reg = <0x0 0xff000000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 818 | clock-names = "uart_clk", "pclk"; |
| 819 | }; |
| 820 | |
| 821 | uart1: serial@ff010000 { |
Michal Simek | c9811e1 | 2016-02-22 09:57:27 +0100 | [diff] [blame] | 822 | u-boot,dm-pre-reloc; |
Michal Simek | ca2f587 | 2015-11-27 13:22:58 +0100 | [diff] [blame] | 823 | compatible = "cdns,uart-r1p12", "xlnx,xuartps"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 824 | status = "disabled"; |
| 825 | interrupt-parent = <&gic>; |
| 826 | interrupts = <0 22 4>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 827 | reg = <0x0 0xff010000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 828 | clock-names = "uart_clk", "pclk"; |
| 829 | }; |
| 830 | |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 831 | usb0: usb0@ff9d0000 { |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 832 | #address-cells = <2>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 833 | #size-cells = <2>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 834 | status = "disabled"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 835 | compatible = "xlnx,zynqmp-dwc3"; |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 836 | reg = <0x0 0xff9d0000 0x0 0x100>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 837 | clock-names = "bus_clk", "ref_clk"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 838 | ranges; |
Anurag Kumar Vulisha | 8e5a4e6 | 2017-03-02 14:40:51 +0530 | [diff] [blame] | 839 | nvmem-cells = <&soc_revision>; |
| 840 | nvmem-cell-names = "soc_revision"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 841 | |
| 842 | dwc3_0: dwc3@fe200000 { |
| 843 | compatible = "snps,dwc3"; |
| 844 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 845 | reg = <0x0 0xfe200000 0x0 0x40000>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 846 | interrupt-parent = <&gic>; |
Manish Narani | 2ef9866 | 2017-01-18 17:34:48 +0530 | [diff] [blame] | 847 | interrupts = <0 65 4>, <0 69 4>; |
Anurag Kumar Vulisha | 8861dcf | 2017-06-20 16:25:16 +0530 | [diff] [blame] | 848 | #stream-id-cells = <1>; |
| 849 | iommus = <&smmu 0x860>; |
Anurag Kumar Vulisha | 397a08a | 2017-03-10 19:18:17 +0530 | [diff] [blame] | 850 | snps,quirk-frame-length-adjustment = <0x20>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 851 | snps,refclk_fladj; |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 852 | /* dma-coherent; */ |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 853 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 854 | }; |
| 855 | |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 856 | usb1: usb1@ff9e0000 { |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 857 | #address-cells = <2>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 858 | #size-cells = <2>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 859 | status = "disabled"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 860 | compatible = "xlnx,zynqmp-dwc3"; |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 861 | reg = <0x0 0xff9e0000 0x0 0x100>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 862 | clock-names = "bus_clk", "ref_clk"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 863 | ranges; |
Anurag Kumar Vulisha | 8e5a4e6 | 2017-03-02 14:40:51 +0530 | [diff] [blame] | 864 | nvmem-cells = <&soc_revision>; |
| 865 | nvmem-cell-names = "soc_revision"; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 866 | |
| 867 | dwc3_1: dwc3@fe300000 { |
| 868 | compatible = "snps,dwc3"; |
| 869 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 870 | reg = <0x0 0xfe300000 0x0 0x40000>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 871 | interrupt-parent = <&gic>; |
Manish Narani | 2ef9866 | 2017-01-18 17:34:48 +0530 | [diff] [blame] | 872 | interrupts = <0 70 4>, <0 74 4>; |
Anurag Kumar Vulisha | 8861dcf | 2017-06-20 16:25:16 +0530 | [diff] [blame] | 873 | #stream-id-cells = <1>; |
| 874 | iommus = <&smmu 0x861>; |
Anurag Kumar Vulisha | 397a08a | 2017-03-10 19:18:17 +0530 | [diff] [blame] | 875 | snps,quirk-frame-length-adjustment = <0x20>; |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 876 | snps,refclk_fladj; |
Manish Narani | f7346ef | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 877 | /* dma-coherent; */ |
Michal Simek | a84de48 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 878 | }; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 879 | }; |
| 880 | |
| 881 | watchdog0: watchdog@fd4d0000 { |
| 882 | compatible = "cdns,wdt-r1p2"; |
| 883 | status = "disabled"; |
| 884 | interrupt-parent = <&gic>; |
Punnaiah Choudary Kalluri | d3fd433 | 2015-11-04 12:34:17 +0530 | [diff] [blame] | 885 | interrupts = <0 113 1>; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 886 | reg = <0x0 0xfd4d0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 887 | timeout-sec = <10>; |
| 888 | }; |
| 889 | |
Michal Simek | 795ebc0 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 890 | xilinx_ams: ams@ffa50000 { |
| 891 | compatible = "xlnx,zynqmp-ams"; |
| 892 | status = "disabled"; |
| 893 | interrupt-parent = <&gic>; |
| 894 | interrupts = <0 56 4>; |
| 895 | interrupt-names = "ams-irq"; |
| 896 | reg = <0x0 0xffa50000 0x0 0x800>; |
| 897 | reg-names = "ams-base"; |
| 898 | #address-cells = <2>; |
| 899 | #size-cells = <2>; |
| 900 | #io-channel-cells = <1>; |
| 901 | ranges; |
| 902 | |
| 903 | ams_ps: ams_ps@ffa50800 { |
| 904 | compatible = "xlnx,zynqmp-ams-ps"; |
| 905 | status = "disabled"; |
| 906 | reg = <0x0 0xffa50800 0x0 0x400>; |
| 907 | }; |
| 908 | |
| 909 | ams_pl: ams_pl@ffa50c00 { |
| 910 | compatible = "xlnx,zynqmp-ams-pl"; |
| 911 | status = "disabled"; |
| 912 | reg = <0x0 0xffa50c00 0x0 0x400>; |
| 913 | }; |
| 914 | }; |
| 915 | |
Hyun Kwon | 695d75a | 2015-11-23 17:12:54 -0800 | [diff] [blame] | 916 | xlnx_dp: dp@fd4a0000 { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 917 | compatible = "xlnx,v-dp"; |
| 918 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 919 | reg = <0x0 0xfd4a0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 920 | interrupts = <0 119 4>; |
| 921 | interrupt-parent = <&gic>; |
| 922 | clock-names = "aclk", "aud_clk"; |
| 923 | xlnx,dp-version = "v1.2"; |
| 924 | xlnx,max-lanes = <2>; |
| 925 | xlnx,max-link-rate = <540000>; |
| 926 | xlnx,max-bpc = <16>; |
| 927 | xlnx,enable-ycrcb; |
| 928 | xlnx,colormetry = "rgb"; |
| 929 | xlnx,bpc = <8>; |
| 930 | xlnx,audio-chan = <2>; |
| 931 | xlnx,dp-sub = <&xlnx_dp_sub>; |
Hyun Kwon | 939cfea | 2015-11-23 17:12:55 -0800 | [diff] [blame] | 932 | xlnx,max-pclock-frequency = <300000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 933 | }; |
| 934 | |
Hyun Kwon | 695d75a | 2015-11-23 17:12:54 -0800 | [diff] [blame] | 935 | xlnx_dp_sub: dp_sub@fd4aa000 { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 936 | compatible = "xlnx,dp-sub"; |
| 937 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 938 | reg = <0x0 0xfd4aa000 0x0 0x1000>, |
| 939 | <0x0 0xfd4ab000 0x0 0x1000>, |
| 940 | <0x0 0xfd4ac000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 941 | reg-names = "blend", "av_buf", "aud"; |
| 942 | xlnx,output-fmt = "rgb"; |
Hyun Kwon | 939cfea | 2015-11-23 17:12:55 -0800 | [diff] [blame] | 943 | xlnx,vid-fmt = "yuyv"; |
| 944 | xlnx,gfx-fmt = "rgb565"; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 945 | }; |
| 946 | |
| 947 | xlnx_dpdma: dma@fd4c0000 { |
| 948 | compatible = "xlnx,dpdma"; |
| 949 | status = "disabled"; |
Michal Simek | b976fd6 | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 950 | reg = <0x0 0xfd4c0000 0x0 0x1000>; |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 951 | interrupts = <0 122 4>; |
| 952 | interrupt-parent = <&gic>; |
| 953 | clock-names = "axi_clk"; |
| 954 | dma-channels = <6>; |
| 955 | #dma-cells = <1>; |
Michal Simek | c926e6f | 2016-11-11 13:21:04 +0100 | [diff] [blame] | 956 | dma-video0channel { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 957 | compatible = "xlnx,video0"; |
| 958 | }; |
Michal Simek | c926e6f | 2016-11-11 13:21:04 +0100 | [diff] [blame] | 959 | dma-video1channel { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 960 | compatible = "xlnx,video1"; |
| 961 | }; |
Michal Simek | c926e6f | 2016-11-11 13:21:04 +0100 | [diff] [blame] | 962 | dma-video2channel { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 963 | compatible = "xlnx,video2"; |
| 964 | }; |
Michal Simek | c926e6f | 2016-11-11 13:21:04 +0100 | [diff] [blame] | 965 | dma-graphicschannel { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 966 | compatible = "xlnx,graphics"; |
| 967 | }; |
Michal Simek | c926e6f | 2016-11-11 13:21:04 +0100 | [diff] [blame] | 968 | dma-audio0channel { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 969 | compatible = "xlnx,audio0"; |
| 970 | }; |
Michal Simek | c926e6f | 2016-11-11 13:21:04 +0100 | [diff] [blame] | 971 | dma-audio1channel { |
Michal Simek | 44303df | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 972 | compatible = "xlnx,audio1"; |
| 973 | }; |
| 974 | }; |
| 975 | }; |
| 976 | }; |