blob: c7dba341c137d51c1608bf6a352194adf63d60ff [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marek Vasut36c2ee42017-07-21 23:18:03 +02002/*
Marek Vasut7691ff22017-10-09 20:52:33 +02003 * Renesas RCar Gen3 CPG MSSR driver
Marek Vasut36c2ee42017-07-21 23:18:03 +02004 *
5 * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
6 *
7 * Based on the following driver from Linux kernel:
8 * r8a7796 Clock Pulse Generator / Module Standby and Software Reset
9 *
10 * Copyright (C) 2016 Glider bvba
Marek Vasut36c2ee42017-07-21 23:18:03 +020011 */
12
13#include <common.h>
14#include <clk-uclass.h>
15#include <dm.h>
16#include <errno.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060017#include <log.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020018#include <wait_bit.h>
Simon Glass401d1c42020-10-30 21:38:53 -060019#include <asm/global_data.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020020#include <asm/io.h>
Simon Glasscd93d622020-05-10 11:40:13 -060021#include <linux/bitops.h>
Marek Vasut36c2ee42017-07-21 23:18:03 +020022
Marek Vasutf77b5a42018-01-08 14:01:40 +010023#include <dt-bindings/clock/renesas-cpg-mssr.h>
24
25#include "renesas-cpg-mssr.h"
Marek Vasutd2628672018-01-15 16:44:39 +010026#include "rcar-gen3-cpg.h"
Marek Vasut36c2ee42017-07-21 23:18:03 +020027
Marek Vasut36c2ee42017-07-21 23:18:03 +020028#define CPG_PLL0CR 0x00d8
29#define CPG_PLL2CR 0x002c
30#define CPG_PLL4CR 0x01f4
31
Marek Vasut849ab0a2017-09-15 21:10:29 +020032#define CPG_RPC_PREDIV_MASK 0x3
33#define CPG_RPC_PREDIV_OFFSET 3
34#define CPG_RPC_POSTDIV_MASK 0x7
35#define CPG_RPC_POSTDIV_OFFSET 0
36
Marek Vasut36c2ee42017-07-21 23:18:03 +020037/*
Marek Vasut36c2ee42017-07-21 23:18:03 +020038 * SDn Clock
39 */
40#define CPG_SD_STP_HCK BIT(9)
41#define CPG_SD_STP_CK BIT(8)
42
43#define CPG_SD_STP_MASK (CPG_SD_STP_HCK | CPG_SD_STP_CK)
44#define CPG_SD_FC_MASK (0x7 << 2 | 0x3 << 0)
45
46#define CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) \
47{ \
48 .val = ((stp_hck) ? CPG_SD_STP_HCK : 0) | \
49 ((stp_ck) ? CPG_SD_STP_CK : 0) | \
50 ((sd_srcfc) << 2) | \
51 ((sd_fc) << 0), \
52 .div = (sd_div), \
53}
54
55struct sd_div_table {
56 u32 val;
57 unsigned int div;
58};
59
60/* SDn divider
61 * sd_srcfc sd_fc div
62 * stp_hck stp_ck (div) (div) = sd_srcfc x sd_fc
63 *-------------------------------------------------------------------
64 * 0 0 0 (1) 1 (4) 4
65 * 0 0 1 (2) 1 (4) 8
66 * 1 0 2 (4) 1 (4) 16
67 * 1 0 3 (8) 1 (4) 32
68 * 1 0 4 (16) 1 (4) 64
69 * 0 0 0 (1) 0 (2) 2
70 * 0 0 1 (2) 0 (2) 4
71 * 1 0 2 (4) 0 (2) 8
72 * 1 0 3 (8) 0 (2) 16
73 * 1 0 4 (16) 0 (2) 32
74 */
75static const struct sd_div_table cpg_sd_div_table[] = {
76/* CPG_SD_DIV_TABLE_DATA(stp_hck, stp_ck, sd_srcfc, sd_fc, sd_div) */
77 CPG_SD_DIV_TABLE_DATA(0, 0, 0, 1, 4),
78 CPG_SD_DIV_TABLE_DATA(0, 0, 1, 1, 8),
79 CPG_SD_DIV_TABLE_DATA(1, 0, 2, 1, 16),
80 CPG_SD_DIV_TABLE_DATA(1, 0, 3, 1, 32),
81 CPG_SD_DIV_TABLE_DATA(1, 0, 4, 1, 64),
82 CPG_SD_DIV_TABLE_DATA(0, 0, 0, 0, 2),
83 CPG_SD_DIV_TABLE_DATA(0, 0, 1, 0, 4),
84 CPG_SD_DIV_TABLE_DATA(1, 0, 2, 0, 8),
85 CPG_SD_DIV_TABLE_DATA(1, 0, 3, 0, 16),
86 CPG_SD_DIV_TABLE_DATA(1, 0, 4, 0, 32),
87};
88
Marek Vasut716d7752018-05-31 19:47:42 +020089static int gen3_clk_get_parent(struct gen3_clk_priv *priv, struct clk *clk,
90 struct cpg_mssr_info *info, struct clk *parent)
91{
92 const struct cpg_core_clk *core;
93 int ret;
94
95 if (!renesas_clk_is_mod(clk)) {
96 ret = renesas_clk_get_core(clk, info, &core);
97 if (ret)
98 return ret;
99
Marek Vasut72242e52019-03-04 21:38:10 +0100100 if (core->type == CLK_TYPE_GEN3_MDSEL) {
Marek Vasut716d7752018-05-31 19:47:42 +0200101 parent->dev = clk->dev;
102 parent->id = core->parent >> (priv->sscg ? 16 : 0);
103 parent->id &= 0xffff;
104 return 0;
105 }
106 }
107
108 return renesas_clk_get_parent(clk, info, parent);
109}
110
Marek Vasutf58d6772018-10-30 17:54:20 +0100111static int gen3_clk_setup_sdif_div(struct clk *clk, ulong rate)
Marek Vasut4b20eef2017-09-15 21:10:08 +0200112{
113 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutd2628672018-01-15 16:44:39 +0100114 struct cpg_mssr_info *info = priv->info;
Marek Vasut4b20eef2017-09-15 21:10:08 +0200115 const struct cpg_core_clk *core;
116 struct clk parent;
117 int ret;
118
Marek Vasut716d7752018-05-31 19:47:42 +0200119 ret = gen3_clk_get_parent(priv, clk, info, &parent);
Marek Vasut4b20eef2017-09-15 21:10:08 +0200120 if (ret) {
121 printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
122 return ret;
123 }
124
Marek Vasutd2628672018-01-15 16:44:39 +0100125 if (renesas_clk_is_mod(&parent))
Marek Vasut4b20eef2017-09-15 21:10:08 +0200126 return 0;
127
Marek Vasutd2628672018-01-15 16:44:39 +0100128 ret = renesas_clk_get_core(&parent, info, &core);
Marek Vasut4b20eef2017-09-15 21:10:08 +0200129 if (ret)
130 return ret;
131
132 if (core->type != CLK_TYPE_GEN3_SD)
133 return 0;
134
135 debug("%s[%i] SDIF offset=%x\n", __func__, __LINE__, core->offset);
136
Marek Vasutf58d6772018-10-30 17:54:20 +0100137 writel((rate == 400000000) ? 0x4 : 0x1, priv->base + core->offset);
Marek Vasut4b20eef2017-09-15 21:10:08 +0200138
139 return 0;
140}
141
Marek Vasut36c2ee42017-07-21 23:18:03 +0200142static int gen3_clk_enable(struct clk *clk)
143{
Marek Vasutd2628672018-01-15 16:44:39 +0100144 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutd2628672018-01-15 16:44:39 +0100145
Hai Phamf7f8d472020-05-22 10:39:04 +0700146 return renesas_clk_endisable(clk, priv->base, priv->info, true);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200147}
148
149static int gen3_clk_disable(struct clk *clk)
150{
Marek Vasutd2628672018-01-15 16:44:39 +0100151 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
152
Hai Phamf7f8d472020-05-22 10:39:04 +0700153 return renesas_clk_endisable(clk, priv->base, priv->info, false);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200154}
155
Marek Vasute7690e62021-04-27 19:36:39 +0200156static u64 gen3_clk_get_rate64(struct clk *clk);
157
158static u64 gen3_clk_get_rate64_pll_mul_reg(struct gen3_clk_priv *priv,
159 struct clk *parent,
160 const struct cpg_core_clk *core,
161 u32 mul_reg, u32 mult, u32 div,
162 char *name)
163{
164 u32 value;
165 u64 rate;
166
167 if (mul_reg) {
168 value = readl(priv->base + mul_reg);
169 mult = (((value >> 24) & 0x7f) + 1) * 2;
170 div = 1;
171 }
172
173 rate = (gen3_clk_get_rate64(parent) * mult) / div;
174
175 debug("%s[%i] %s clk: parent=%i mult=%u div=%u => rate=%llu\n",
176 __func__, __LINE__, name, core->parent, mult, div, rate);
177 return rate;
178}
179
Marek Vasut8376e0e2018-05-31 19:06:02 +0200180static u64 gen3_clk_get_rate64(struct clk *clk)
Marek Vasut36c2ee42017-07-21 23:18:03 +0200181{
182 struct gen3_clk_priv *priv = dev_get_priv(clk->dev);
Marek Vasutf11c9672018-01-08 16:05:28 +0100183 struct cpg_mssr_info *info = priv->info;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200184 struct clk parent;
185 const struct cpg_core_clk *core;
186 const struct rcar_gen3_cpg_pll_config *pll_config =
187 priv->cpg_pll_config;
Marek Vasute7690e62021-04-27 19:36:39 +0200188 u32 value, div, prediv, postdiv;
Marek Vasut8376e0e2018-05-31 19:06:02 +0200189 u64 rate = 0;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200190 int i, ret;
191
192 debug("%s[%i] Clock: id=%lu\n", __func__, __LINE__, clk->id);
193
Marek Vasut716d7752018-05-31 19:47:42 +0200194 ret = gen3_clk_get_parent(priv, clk, info, &parent);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200195 if (ret) {
196 printf("%s[%i] parent fail, ret=%i\n", __func__, __LINE__, ret);
197 return ret;
198 }
199
Marek Vasutd2628672018-01-15 16:44:39 +0100200 if (renesas_clk_is_mod(clk)) {
Marek Vasut8376e0e2018-05-31 19:06:02 +0200201 rate = gen3_clk_get_rate64(&parent);
202 debug("%s[%i] MOD clk: parent=%lu => rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200203 __func__, __LINE__, parent.id, rate);
204 return rate;
205 }
206
Marek Vasutd2628672018-01-15 16:44:39 +0100207 ret = renesas_clk_get_core(clk, info, &core);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200208 if (ret)
209 return ret;
210
211 switch (core->type) {
212 case CLK_TYPE_IN:
Marek Vasutf11c9672018-01-08 16:05:28 +0100213 if (core->id == info->clk_extal_id) {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200214 rate = clk_get_rate(&priv->clk_extal);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200215 debug("%s[%i] EXTAL clk: rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200216 __func__, __LINE__, rate);
217 return rate;
218 }
219
Marek Vasutf11c9672018-01-08 16:05:28 +0100220 if (core->id == info->clk_extalr_id) {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200221 rate = clk_get_rate(&priv->clk_extalr);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200222 debug("%s[%i] EXTALR clk: rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200223 __func__, __LINE__, rate);
224 return rate;
225 }
226
227 return -EINVAL;
228
229 case CLK_TYPE_GEN3_MAIN:
Marek Vasute7690e62021-04-27 19:36:39 +0200230 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
231 0, 1, pll_config->extal_div,
232 "MAIN");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200233
234 case CLK_TYPE_GEN3_PLL0:
Marek Vasute7690e62021-04-27 19:36:39 +0200235 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
236 CPG_PLL0CR, 0, 0, "PLL0");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200237
238 case CLK_TYPE_GEN3_PLL1:
Marek Vasute7690e62021-04-27 19:36:39 +0200239 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
240 0, pll_config->pll1_mult,
241 pll_config->pll1_div, "PLL1");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200242
243 case CLK_TYPE_GEN3_PLL2:
Marek Vasute7690e62021-04-27 19:36:39 +0200244 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
245 CPG_PLL2CR, 0, 0, "PLL2");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200246
247 case CLK_TYPE_GEN3_PLL3:
Marek Vasute7690e62021-04-27 19:36:39 +0200248 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
249 0, pll_config->pll3_mult,
250 pll_config->pll3_div, "PLL3");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200251
252 case CLK_TYPE_GEN3_PLL4:
Marek Vasute7690e62021-04-27 19:36:39 +0200253 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
254 CPG_PLL4CR, 0, 0, "PLL4");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200255
Marek Vasut44c78aa2021-04-27 19:52:53 +0200256 case CLK_TYPE_R8A779A0_MAIN:
257 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
258 0, 1, pll_config->extal_div,
259 "V3U_MAIN");
260
261 case CLK_TYPE_R8A779A0_PLL1:
262 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
263 0, pll_config->pll1_mult,
264 pll_config->pll1_div,
265 "V3U_PLL1");
266
267 case CLK_TYPE_R8A779A0_PLL2X_3X:
268 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
269 core->offset, 0, 0,
270 "V3U_PLL2X_3X");
271
272 case CLK_TYPE_R8A779A0_PLL5:
273 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
274 0, pll_config->pll5_mult,
275 pll_config->pll5_div,
276 "V3U_PLL5");
277
Marek Vasut36c2ee42017-07-21 23:18:03 +0200278 case CLK_TYPE_FF:
Marek Vasute7690e62021-04-27 19:36:39 +0200279 return gen3_clk_get_rate64_pll_mul_reg(priv, &parent, core,
280 0, core->mult, core->div,
281 "FIXED");
Marek Vasut36c2ee42017-07-21 23:18:03 +0200282
Marek Vasut72242e52019-03-04 21:38:10 +0100283 case CLK_TYPE_GEN3_MDSEL:
Marek Vasut716d7752018-05-31 19:47:42 +0200284 div = (core->div >> (priv->sscg ? 16 : 0)) & 0xffff;
285 rate = gen3_clk_get_rate64(&parent) / div;
286 debug("%s[%i] PE clk: parent=%i div=%u => rate=%llu\n",
287 __func__, __LINE__,
288 (core->parent >> (priv->sscg ? 16 : 0)) & 0xffff,
289 div, rate);
290 return rate;
291
Marek Vasut36c2ee42017-07-21 23:18:03 +0200292 case CLK_TYPE_GEN3_SD: /* FIXME */
Marek Vasut44c78aa2021-04-27 19:52:53 +0200293 fallthrough;
294 case CLK_TYPE_R8A779A0_SD:
Marek Vasut36c2ee42017-07-21 23:18:03 +0200295 value = readl(priv->base + core->offset);
296 value &= CPG_SD_STP_MASK | CPG_SD_FC_MASK;
297
298 for (i = 0; i < ARRAY_SIZE(cpg_sd_div_table); i++) {
299 if (cpg_sd_div_table[i].val != value)
300 continue;
301
Marek Vasut8376e0e2018-05-31 19:06:02 +0200302 rate = gen3_clk_get_rate64(&parent) /
Marek Vasut36c2ee42017-07-21 23:18:03 +0200303 cpg_sd_div_table[i].div;
Marek Vasut8376e0e2018-05-31 19:06:02 +0200304 debug("%s[%i] SD clk: parent=%i div=%i => rate=%llu\n",
Marek Vasut36c2ee42017-07-21 23:18:03 +0200305 __func__, __LINE__,
306 core->parent, cpg_sd_div_table[i].div, rate);
307
308 return rate;
309 }
310
311 return -EINVAL;
Marek Vasut849ab0a2017-09-15 21:10:29 +0200312
313 case CLK_TYPE_GEN3_RPC:
Hai Pham12dd2382020-08-11 10:25:28 +0700314 case CLK_TYPE_GEN3_RPCD2:
Marek Vasut8376e0e2018-05-31 19:06:02 +0200315 rate = gen3_clk_get_rate64(&parent);
Marek Vasut849ab0a2017-09-15 21:10:29 +0200316
317 value = readl(priv->base + core->offset);
318
319 prediv = (value >> CPG_RPC_PREDIV_OFFSET) &
320 CPG_RPC_PREDIV_MASK;
321 if (prediv == 2)
322 rate /= 5;
323 else if (prediv == 3)
324 rate /= 6;
325 else
326 return -EINVAL;
327
328 postdiv = (value >> CPG_RPC_POSTDIV_OFFSET) &
329 CPG_RPC_POSTDIV_MASK;
Marek Vasut849ab0a2017-09-15 21:10:29 +0200330
Hai Pham12dd2382020-08-11 10:25:28 +0700331 if (postdiv % 2 != 0) {
332 rate /= postdiv + 1;
Marek Vasut849ab0a2017-09-15 21:10:29 +0200333
Hai Pham12dd2382020-08-11 10:25:28 +0700334 if (core->type == CLK_TYPE_GEN3_RPCD2)
335 rate /= 2;
336
337 debug("%s[%i] RPC clk: parent=%i prediv=%i postdiv=%i => rate=%llu\n",
338 __func__, __LINE__,
339 core->parent, prediv, postdiv, rate);
340
341 return rate;
342 }
343
344 return -EINVAL;
Marek Vasut849ab0a2017-09-15 21:10:29 +0200345
Marek Vasut36c2ee42017-07-21 23:18:03 +0200346 }
347
348 printf("%s[%i] unknown fail\n", __func__, __LINE__);
349
350 return -ENOENT;
351}
352
Marek Vasut8376e0e2018-05-31 19:06:02 +0200353static ulong gen3_clk_get_rate(struct clk *clk)
354{
355 return gen3_clk_get_rate64(clk);
356}
357
Marek Vasut36c2ee42017-07-21 23:18:03 +0200358static ulong gen3_clk_set_rate(struct clk *clk, ulong rate)
359{
Marek Vasutfd5577c2018-01-11 16:28:31 +0100360 /* Force correct SD-IF divider configuration if applicable */
Marek Vasutf58d6772018-10-30 17:54:20 +0100361 gen3_clk_setup_sdif_div(clk, rate);
Marek Vasut8376e0e2018-05-31 19:06:02 +0200362 return gen3_clk_get_rate64(clk);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200363}
364
365static int gen3_clk_of_xlate(struct clk *clk, struct ofnode_phandle_args *args)
366{
367 if (args->args_count != 2) {
368 debug("Invaild args_count: %d\n", args->args_count);
369 return -EINVAL;
370 }
371
372 clk->id = (args->args[0] << 16) | args->args[1];
373
374 return 0;
375}
376
Marek Vasutf77b5a42018-01-08 14:01:40 +0100377const struct clk_ops gen3_clk_ops = {
Marek Vasut36c2ee42017-07-21 23:18:03 +0200378 .enable = gen3_clk_enable,
379 .disable = gen3_clk_disable,
380 .get_rate = gen3_clk_get_rate,
381 .set_rate = gen3_clk_set_rate,
382 .of_xlate = gen3_clk_of_xlate,
383};
384
Marek Vasutf77b5a42018-01-08 14:01:40 +0100385int gen3_clk_probe(struct udevice *dev)
Marek Vasut36c2ee42017-07-21 23:18:03 +0200386{
387 struct gen3_clk_priv *priv = dev_get_priv(dev);
Marek Vasutf77b5a42018-01-08 14:01:40 +0100388 struct cpg_mssr_info *info =
389 (struct cpg_mssr_info *)dev_get_driver_data(dev);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200390 fdt_addr_t rst_base;
391 u32 cpg_mode;
392 int ret;
393
Masahiro Yamada8613c8d2020-07-17 14:36:46 +0900394 priv->base = dev_read_addr_ptr(dev);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200395 if (!priv->base)
396 return -EINVAL;
397
Marek Vasutf77b5a42018-01-08 14:01:40 +0100398 priv->info = info;
399 ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1, info->reset_node);
400 if (ret < 0)
401 return ret;
Marek Vasut36c2ee42017-07-21 23:18:03 +0200402
403 rst_base = fdtdec_get_addr(gd->fdt_blob, ret, "reg");
404 if (rst_base == FDT_ADDR_T_NONE)
405 return -EINVAL;
406
Marek Vasute9354092021-04-25 21:53:05 +0200407 cpg_mode = readl(rst_base + info->reset_modemr_offset);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200408
Marek Vasut7c885562018-01-16 19:23:17 +0100409 priv->cpg_pll_config =
410 (struct rcar_gen3_cpg_pll_config *)info->get_pll_config(cpg_mode);
Marek Vasut36c2ee42017-07-21 23:18:03 +0200411 if (!priv->cpg_pll_config->extal_div)
412 return -EINVAL;
413
Marek Vasut716d7752018-05-31 19:47:42 +0200414 priv->sscg = !(cpg_mode & BIT(12));
415
Hai Phamd4132142020-11-05 22:30:37 +0700416 if (info->reg_layout == CLK_REG_LAYOUT_RCAR_GEN2_AND_GEN3) {
417 priv->info->status_regs = mstpsr;
418 priv->info->control_regs = smstpcr;
419 priv->info->reset_regs = srcr;
420 priv->info->reset_clear_regs = srstclr;
421 } else {
422 return -EINVAL;
423 }
424
Marek Vasut36c2ee42017-07-21 23:18:03 +0200425 ret = clk_get_by_name(dev, "extal", &priv->clk_extal);
426 if (ret < 0)
427 return ret;
428
Marek Vasutf77b5a42018-01-08 14:01:40 +0100429 if (info->extalr_node) {
430 ret = clk_get_by_name(dev, info->extalr_node, &priv->clk_extalr);
Marek Vasut2c150952017-10-08 21:09:15 +0200431 if (ret < 0)
432 return ret;
433 }
Marek Vasut36c2ee42017-07-21 23:18:03 +0200434
435 return 0;
436}
437
Marek Vasutf77b5a42018-01-08 14:01:40 +0100438int gen3_clk_remove(struct udevice *dev)
Marek Vasut18cac5a2017-11-25 22:08:55 +0100439{
440 struct gen3_clk_priv *priv = dev_get_priv(dev);
Marek Vasut18cac5a2017-11-25 22:08:55 +0100441
Marek Vasutd2628672018-01-15 16:44:39 +0100442 return renesas_clk_remove(priv->base, priv->info);
Marek Vasut18cac5a2017-11-25 22:08:55 +0100443}