blob: 28ffb2f8bc9ce78d15a528599945940e6491066f [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Fabio Estevam14a16132014-06-24 17:41:01 -03002/*
3 * Copyright (C) 2014 Freescale Semiconductor, Inc.
Fabio Estevam14a16132014-06-24 17:41:01 -03004 */
5
6#define __ASSEMBLY__
7#include <config.h>
8
9/* image version */
10
11IMAGE_VERSION 2
12
13/*
14 * Boot Device : one of
15 * spi/sd/nand/onenand, qspi/nor
16 */
17
18BOOT_FROM sd
19
20/*
Breno Matheus Lima821d8d32019-06-13 21:10:56 +000021 * Secure boot support
22 */
Stefano Babicd714a752019-09-20 08:47:53 +020023#ifdef CONFIG_IMX_HAB
Breno Matheus Lima821d8d32019-06-13 21:10:56 +000024CSF CONFIG_CSF_SIZE
25#endif
26
27/*
Fabio Estevam14a16132014-06-24 17:41:01 -030028 * Device Configuration Data (DCD)
29 *
30 * Each entry must have the format:
31 * Addr-type Address Value
32 *
33 * where:
34 * Addr-type register length (1,2 or 4 bytes)
35 * Address absolute address of the register
36 * value value to be stored in the register
37 */
38
Fabio Estevameb5c1802014-08-15 01:00:48 -030039/* Enable all clocks */
Fabio Estevam14a16132014-06-24 17:41:01 -030040DATA 4 0x020c4068 0xffffffff
41DATA 4 0x020c406c 0xffffffff
42DATA 4 0x020c4070 0xffffffff
43DATA 4 0x020c4074 0xffffffff
44DATA 4 0x020c4078 0xffffffff
45DATA 4 0x020c407c 0xffffffff
46DATA 4 0x020c4080 0xffffffff
47DATA 4 0x020c4084 0xffffffff
48
Fabio Estevameb5c1802014-08-15 01:00:48 -030049/* IOMUX - DDR IO Type */
Fabio Estevam14a16132014-06-24 17:41:01 -030050DATA 4 0x020e0618 0x000c0000
51DATA 4 0x020e05fc 0x00000000
Fabio Estevameb5c1802014-08-15 01:00:48 -030052
53/* Clock */
Fabio Estevam14a16132014-06-24 17:41:01 -030054DATA 4 0x020e032c 0x00000030
55
Fabio Estevameb5c1802014-08-15 01:00:48 -030056/* Address */
57DATA 4 0x020e0300 0x00000020
58DATA 4 0x020e02fc 0x00000020
59DATA 4 0x020e05f4 0x00000020
60
61/* Control */
62DATA 4 0x020e0340 0x00000020
Fabio Estevam14a16132014-06-24 17:41:01 -030063
64DATA 4 0x020e0320 0x00000000
Fabio Estevameb5c1802014-08-15 01:00:48 -030065DATA 4 0x020e0310 0x00000020
66DATA 4 0x020e0314 0x00000020
67DATA 4 0x020e0614 0x00000020
Fabio Estevam14a16132014-06-24 17:41:01 -030068
Fabio Estevameb5c1802014-08-15 01:00:48 -030069/* Data Strobe */
Fabio Estevam14a16132014-06-24 17:41:01 -030070DATA 4 0x020e05f8 0x00020000
Fabio Estevameb5c1802014-08-15 01:00:48 -030071DATA 4 0x020e0330 0x00000028
72DATA 4 0x020e0334 0x00000028
73DATA 4 0x020e0338 0x00000028
74DATA 4 0x020e033c 0x00000028
75
76/* Data */
Fabio Estevam14a16132014-06-24 17:41:01 -030077DATA 4 0x020e0608 0x00020000
Fabio Estevameb5c1802014-08-15 01:00:48 -030078DATA 4 0x020e060c 0x00000028
79DATA 4 0x020e0610 0x00000028
80DATA 4 0x020e061c 0x00000028
81DATA 4 0x020e0620 0x00000028
82DATA 4 0x020e02ec 0x00000028
83DATA 4 0x020e02f0 0x00000028
84DATA 4 0x020e02f4 0x00000028
85DATA 4 0x020e02f8 0x00000028
86
87/* Calibrations - ZQ */
Fabio Estevam14a16132014-06-24 17:41:01 -030088DATA 4 0x021b0800 0xa1390003
Fabio Estevameb5c1802014-08-15 01:00:48 -030089
90/* Write leveling */
91DATA 4 0x021b080c 0x00290025
92DATA 4 0x021b0810 0x00220022
93
94/* DQS Read Gate */
95DATA 4 0x021b083c 0x41480144
96DATA 4 0x021b0840 0x01340130
97
98/* Read/Write Delay */
99DATA 4 0x021b0848 0x3C3E4244
100DATA 4 0x021b0850 0x34363638
101
102/* Read data bit delay */
Fabio Estevam14a16132014-06-24 17:41:01 -0300103DATA 4 0x021b081c 0x33333333
104DATA 4 0x021b0820 0x33333333
105DATA 4 0x021b0824 0x33333333
106DATA 4 0x021b0828 0x33333333
Fabio Estevameb5c1802014-08-15 01:00:48 -0300107
108/* Complete calibration by forced measurement */
Fabio Estevam14a16132014-06-24 17:41:01 -0300109DATA 4 0x021b08b8 0x00000800
Fabio Estevameb5c1802014-08-15 01:00:48 -0300110
111/* MMDC init - DDR3, 64-bit mode, only MMDC0 is initiated */
Fabio Estevam14a16132014-06-24 17:41:01 -0300112DATA 4 0x021b0004 0x0002002d
113DATA 4 0x021b0008 0x00333030
114DATA 4 0x021b000c 0x676b52f3
115DATA 4 0x021b0010 0xb66d8b63
116DATA 4 0x021b0014 0x01ff00db
117DATA 4 0x021b0018 0x00011740
118DATA 4 0x021b001c 0x00008000
119DATA 4 0x021b002c 0x000026d2
120DATA 4 0x021b0030 0x006b1023
121DATA 4 0x021b0040 0x0000005f
122DATA 4 0x021b0000 0x84190000
Fabio Estevameb5c1802014-08-15 01:00:48 -0300123
124/* Initialize MT41K256M16HA-125 - MR2 */
Fabio Estevam14a16132014-06-24 17:41:01 -0300125DATA 4 0x021b001c 0x04008032
Fabio Estevameb5c1802014-08-15 01:00:48 -0300126/* MR3 */
Fabio Estevam14a16132014-06-24 17:41:01 -0300127DATA 4 0x021b001c 0x00008033
Fabio Estevameb5c1802014-08-15 01:00:48 -0300128/* MR1 */
129DATA 4 0x021b001c 0x00048031
130/* MR0 */
Fabio Estevam14a16132014-06-24 17:41:01 -0300131DATA 4 0x021b001c 0x05208030
Fabio Estevameb5c1802014-08-15 01:00:48 -0300132/* DDR device ZQ calibration */
Fabio Estevam14a16132014-06-24 17:41:01 -0300133DATA 4 0x021b001c 0x04008040
Fabio Estevameb5c1802014-08-15 01:00:48 -0300134
135/* Final DDR setup, before operation start */
Fabio Estevam14a16132014-06-24 17:41:01 -0300136DATA 4 0x021b0020 0x00000800
137DATA 4 0x021b0818 0x00011117
138DATA 4 0x021b001c 0x00000000