blob: bc703ceaf63acbba078d8d078ba28dc437edcd6a [file] [log] [blame]
Kumar Gala9490a7f2008-07-25 13:31:05 -05001/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00002 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala9490a7f2008-07-25 13:31:05 -05005 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galac7e1a432010-05-21 04:14:49 -050014#include "../board/freescale/common/ics307_clk.h"
15
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020016#ifdef CONFIG_SDCARD
Mingkai Hue40ac482009-09-23 15:20:38 +080017#define CONFIG_RAMBOOT_SDCARD 1
Haijun.Zhange2c9bc52014-04-10 11:16:30 +080018#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Gala7a577fd2011-01-12 02:48:53 -060019#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hue40ac482009-09-23 15:20:38 +080020#endif
21
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020022#ifdef CONFIG_SPIFLASH
Mingkai Hue40ac482009-09-23 15:20:38 +080023#define CONFIG_RAMBOOT_SPIFLASH 1
Haijun.Zhange2c9bc52014-04-10 11:16:30 +080024#define CONFIG_SYS_TEXT_BASE 0xf8f40000
Kumar Gala7a577fd2011-01-12 02:48:53 -060025#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk2ae18242010-10-06 09:05:45 +020026#endif
27
28#ifndef CONFIG_SYS_TEXT_BASE
Haijun.Zhangc6e8f492014-02-13 09:03:02 +080029#define CONFIG_SYS_TEXT_BASE 0xeff40000
Mingkai Hue40ac482009-09-23 15:20:38 +080030#endif
31
Kumar Gala7a577fd2011-01-12 02:48:53 -060032#ifndef CONFIG_RESET_VECTOR_ADDRESS
33#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
34#endif
35
Haiying Wang96196a12010-11-10 15:37:13 -050036#ifndef CONFIG_SYS_MONITOR_BASE
37#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
38#endif
39
Kumar Galac51fc5d2009-01-23 14:22:13 -060040#define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
Kumar Gala9490a7f2008-07-25 13:31:05 -050041#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040042#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
43#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
44#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala9490a7f2008-07-25 13:31:05 -050045#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000046#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala9490a7f2008-07-25 13:31:05 -050047#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050048#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala9490a7f2008-07-25 13:31:05 -050049
Kumar Gala9490a7f2008-07-25 13:31:05 -050050
51#define CONFIG_TSEC_ENET /* tsec ethernet support */
52#define CONFIG_ENV_OVERWRITE
53
Kumar Galac7e1a432010-05-21 04:14:49 -050054#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
55#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Gala9490a7f2008-07-25 13:31:05 -050056#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala9490a7f2008-07-25 13:31:05 -050057
58/*
59 * These can be toggled for performance analysis, otherwise use default.
60 */
61#define CONFIG_L2_CACHE /* toggle L2 cache */
62#define CONFIG_BTB /* toggle branch predition */
Kumar Gala9490a7f2008-07-25 13:31:05 -050063
64#define CONFIG_ENABLE_36BIT_PHYS 1
65
Kumar Gala337f9fd2009-07-30 15:54:07 -050066#ifdef CONFIG_PHYS_64BIT
67#define CONFIG_ADDR_MAP 1
68#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
69#endif
70
Mingkai Hu07355702009-09-23 15:19:32 +080071#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
72#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -050073#define CONFIG_PANIC_HANG /* do not reset board on panic */
74
75/*
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080076 * Config the L2 Cache as L2 SRAM
77 */
78#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
79#ifdef CONFIG_PHYS_64BIT
80#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
81#else
82#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
83#endif
84#define CONFIG_SYS_L2_SIZE (512 << 10)
85#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
86
Timur Tabie46fedf2011-08-04 18:03:41 -050087#define CONFIG_SYS_CCSRBAR 0xffe00000
88#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala9490a7f2008-07-25 13:31:05 -050089
Kumar Gala8d22ddc2011-11-09 09:10:49 -060090#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050091#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080092#endif
93
Kumar Gala9490a7f2008-07-25 13:31:05 -050094/* DDR Setup */
Kumar Gala337f9fd2009-07-30 15:54:07 -050095#define CONFIG_VERY_BIG_RAM
Kumar Gala9490a7f2008-07-25 13:31:05 -050096#undef CONFIG_FSL_DDR_INTERACTIVE
97#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
98#define CONFIG_DDR_SPD
Kumar Gala9490a7f2008-07-25 13:31:05 -050099
Dave Liu9b0ad1b2008-10-28 17:53:38 +0800100#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500101#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
102
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200103#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
104#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala9490a7f2008-07-25 13:31:05 -0500105
Kumar Gala9490a7f2008-07-25 13:31:05 -0500106#define CONFIG_DIMM_SLOTS_PER_CTLR 1
107#define CONFIG_CHIP_SELECTS_PER_CTRL 2
108
109/* I2C addresses of SPD EEPROMs */
110#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200111#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500112
113/* These are used when DDR doesn't use SPD. */
Mingkai Hu07355702009-09-23 15:19:32 +0800114#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu07355702009-09-23 15:19:32 +0800116#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_DDR_TIMING_3 0x00000000
118#define CONFIG_SYS_DDR_TIMING_0 0x00260802
119#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
120#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
121#define CONFIG_SYS_DDR_MODE_1 0x00480432
122#define CONFIG_SYS_DDR_MODE_2 0x00000000
123#define CONFIG_SYS_DDR_INTERVAL 0x06180100
124#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
125#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
126#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
127#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu07355702009-09-23 15:19:32 +0800128#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Gala9490a7f2008-07-25 13:31:05 -0500130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
132#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
133#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500134
Kumar Gala9490a7f2008-07-25 13:31:05 -0500135/* Make sure required options are set */
136#ifndef CONFIG_SPD_EEPROM
137#error ("CONFIG_SPD_EEPROM is required")
138#endif
139
140#undef CONFIG_CLOCKS_IN_MHZ
141
Kumar Gala9490a7f2008-07-25 13:31:05 -0500142/*
143 * Memory map -- xxx -this is wrong, needs updating
144 *
145 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
146 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
147 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
148 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
149 *
150 * Localbus cacheable (TBD)
151 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
152 *
153 * Localbus non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500154 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500155 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500156 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500157 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
158 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
159 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
160 */
161
162/*
163 * Local Bus Definitions
164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500166#ifdef CONFIG_PHYS_64BIT
167#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
168#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600169#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500170#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500171
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800172#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000173 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800174#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500175
Mingkai Hu07355702009-09-23 15:19:32 +0800176#define CONFIG_SYS_BR1_PRELIM \
177 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
178 | BR_PS_16 | BR_V)
Kumar Galac953ddf2008-12-02 14:19:34 -0600179#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500180
Mingkai Hu07355702009-09-23 15:19:32 +0800181#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
182 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala9490a7f2008-07-25 13:31:05 -0500184#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
185
Mingkai Hu07355702009-09-23 15:19:32 +0800186#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
187#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu07355702009-09-23 15:19:32 +0800189#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
190#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500191
Masahiro Yamada02344462014-06-04 10:26:50 +0900192#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800193#define CONFIG_SYS_RAMBOOT
Kumar Galaa55bb832010-11-29 14:32:11 -0600194#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800195#else
196#undef CONFIG_SYS_RAMBOOT
197#endif
198
Kumar Gala9490a7f2008-07-25 13:31:05 -0500199#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#define CONFIG_SYS_FLASH_CFI
201#define CONFIG_SYS_FLASH_EMPTY_INFO
202#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500203
204#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
205
Ramneek Mehresh68d42302011-06-07 10:10:43 +0000206#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500207#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
208#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500209#ifdef CONFIG_PHYS_64BIT
210#define PIXIS_BASE_PHYS 0xfffdf0000ull
211#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600212#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500213#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500214
Kumar Gala52b565f2008-12-02 14:19:33 -0600215#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu07355702009-09-23 15:19:32 +0800216#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500217
218#define PIXIS_ID 0x0 /* Board ID at offset 0 */
219#define PIXIS_VER 0x1 /* Board version at offset 1 */
220#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
221#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
222#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
223#define PIXIS_PWR 0x5 /* PIXIS Power status register */
224#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
225#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
226#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
227#define PIXIS_VCTL 0x10 /* VELA Control Register */
228#define PIXIS_VSTAT 0x11 /* VELA Status Register */
229#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
230#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
231#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
232#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500233#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
234#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
235#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
236#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
237#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
238#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
239#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500240#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
241#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
242#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
243#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
244#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
245#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
246#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
247#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
248#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
249#define PIXIS_VWATCH 0x24 /* Watchdog Register */
250#define PIXIS_LED 0x25 /* LED Register */
251
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800252#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
253
Kumar Gala9490a7f2008-07-25 13:31:05 -0500254/* old pixis referenced names */
255#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
256#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock509e19c2011-02-25 16:20:11 -0600257#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Gala9490a7f2008-07-25 13:31:05 -0500258
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_INIT_RAM_LOCK 1
260#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200261#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500262
Mingkai Hu07355702009-09-23 15:19:32 +0800263#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200264 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala9490a7f2008-07-25 13:31:05 -0500266
Mingkai Hu07355702009-09-23 15:19:32 +0800267#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
268#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500269
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800270#ifndef CONFIG_NAND_SPL
Kumar Gala337f9fd2009-07-30 15:54:07 -0500271#define CONFIG_SYS_NAND_BASE 0xffa00000
272#ifdef CONFIG_PHYS_64BIT
273#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
274#else
275#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
276#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800277#else
278#define CONFIG_SYS_NAND_BASE 0xfff00000
279#ifdef CONFIG_PHYS_64BIT
280#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
281#else
282#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
283#endif
284#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500285#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
286 CONFIG_SYS_NAND_BASE + 0x40000, \
287 CONFIG_SYS_NAND_BASE + 0x80000, \
288 CONFIG_SYS_NAND_BASE + 0xC0000}
289#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jinc57fc282008-10-31 05:07:04 -0500290#define CONFIG_CMD_NAND 1
291#define CONFIG_NAND_FSL_ELBC 1
292#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
293
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800294/* NAND boot: 4K NAND loader config */
295#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangc6e8f492014-02-13 09:03:02 +0800296#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800297#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
298#define CONFIG_SYS_NAND_U_BOOT_START \
299 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
300#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
301#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
302#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
303
Jason Jinc57fc282008-10-31 05:07:04 -0500304/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500305#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu07355702009-09-23 15:19:32 +0800306 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
307 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
308 | BR_PS_8 /* Port Size = 8 bit */ \
309 | BR_MS_FCM /* MSEL = FCM */ \
310 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500311#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu07355702009-09-23 15:19:32 +0800312 | OR_FCM_PGS /* Large Page*/ \
313 | OR_FCM_CSCT \
314 | OR_FCM_CST \
315 | OR_FCM_CHT \
316 | OR_FCM_SCY_1 \
317 | OR_FCM_TRLX \
318 | OR_FCM_EHTR)
Jason Jinc57fc282008-10-31 05:07:04 -0500319
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800320#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
321#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500322#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
323#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500324
Mingkai Hu07355702009-09-23 15:19:32 +0800325#define CONFIG_SYS_BR4_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000326 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800327 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
328 | BR_PS_8 /* Port Size = 8 bit */ \
329 | BR_MS_FCM /* MSEL = FCM */ \
330 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500331#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu07355702009-09-23 15:19:32 +0800332#define CONFIG_SYS_BR5_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000333 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800334 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
335 | BR_PS_8 /* Port Size = 8 bit */ \
336 | BR_MS_FCM /* MSEL = FCM */ \
337 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500338#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500339
Mingkai Hu07355702009-09-23 15:19:32 +0800340#define CONFIG_SYS_BR6_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000341 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800342 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
343 | BR_PS_8 /* Port Size = 8 bit */ \
344 | BR_MS_FCM /* MSEL = FCM */ \
345 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500346#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500347
Kumar Gala9490a7f2008-07-25 13:31:05 -0500348/* Serial Port - controlled on board with jumper J8
349 * open - index 2
350 * shorted - index 1
351 */
352#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define CONFIG_SYS_NS16550_SERIAL
354#define CONFIG_SYS_NS16550_REG_SIZE 1
355#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500356#ifdef CONFIG_NAND_SPL
357#define CONFIG_NS16550_MIN_FUNCTIONS
358#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500359
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala9490a7f2008-07-25 13:31:05 -0500361 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
362
Mingkai Hu07355702009-09-23 15:19:32 +0800363#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
364#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500365
Kumar Gala9490a7f2008-07-25 13:31:05 -0500366/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500367 * I2C
368 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200369#define CONFIG_SYS_I2C
370#define CONFIG_SYS_I2C_FSL
371#define CONFIG_SYS_FSL_I2C_SPEED 400000
372#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
373#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
374#define CONFIG_SYS_FSL_I2C2_SPEED 400000
375#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
376#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
377#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Gala9490a7f2008-07-25 13:31:05 -0500378
379/*
380 * I2C2 EEPROM
381 */
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200382#define CONFIG_ID_EEPROM
383#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Gala9490a7f2008-07-25 13:31:05 -0500385#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
387#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
388#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500389
390/*
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700391 * eSPI - Enhanced SPI
392 */
393#define CONFIG_HARD_SPI
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700394
395#if defined(CONFIG_SPI_FLASH)
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700396#define CONFIG_SF_DEFAULT_SPEED 10000000
397#define CONFIG_SF_DEFAULT_MODE 0
398#endif
399
400/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500401 * General PCI
402 * Memory space is mapped 1-1, but I/O space must start from 0.
403 */
404
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600405#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500406#ifdef CONFIG_PHYS_64BIT
407#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
408#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
409#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600410#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
411#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500412#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200413#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500414#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
415#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
416#ifdef CONFIG_PHYS_64BIT
417#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
418#else
419#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
420#endif
421#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500422
423/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600424#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600425#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500426#ifdef CONFIG_PHYS_64BIT
427#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
428#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
429#else
Kumar Gala10795f42008-12-02 16:08:36 -0600430#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600431#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500432#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200433#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600434#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500435#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
438#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200439#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500440#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500442
443/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600444#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600445#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500446#ifdef CONFIG_PHYS_64BIT
447#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
448#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
449#else
Kumar Gala10795f42008-12-02 16:08:36 -0600450#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600451#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500452#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600454#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500455#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
456#ifdef CONFIG_PHYS_64BIT
457#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
458#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500460#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200461#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500462
463/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600464#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600465#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500466#ifdef CONFIG_PHYS_64BIT
467#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
468#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
469#else
Kumar Gala10795f42008-12-02 16:08:36 -0600470#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600471#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500472#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200473#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600474#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500475#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
476#ifdef CONFIG_PHYS_64BIT
477#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
478#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200479#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500480#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200481#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500482
483#if defined(CONFIG_PCI)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500484/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600485#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500486
487/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600488/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala9490a7f2008-07-25 13:31:05 -0500489
490/* video */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500491
492#if defined(CONFIG_VIDEO)
493#define CONFIG_BIOSEMU
Kumar Gala9490a7f2008-07-25 13:31:05 -0500494#define CONFIG_ATI_RADEON_FB
495#define CONFIG_VIDEO_LOGO
Kumar Galaaca5f012008-12-02 16:08:40 -0600496#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500497#endif
498
499#undef CONFIG_EEPRO100
500#undef CONFIG_TULIP
Kumar Gala9490a7f2008-07-25 13:31:05 -0500501
Kumar Gala9490a7f2008-07-25 13:31:05 -0500502#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600503 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
504 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Gala9490a7f2008-07-25 13:31:05 -0500505 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
506#endif
507
508#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
509
510#endif /* CONFIG_PCI */
511
512/* SATA */
513#define CONFIG_LIBATA
514#define CONFIG_FSL_SATA
515
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200516#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500517#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200518#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
519#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500520#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200521#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
522#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500523
524#ifdef CONFIG_FSL_SATA
525#define CONFIG_LBA48
526#define CONFIG_CMD_SATA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500527#endif
528
529#if defined(CONFIG_TSEC_ENET)
530
Kumar Gala9490a7f2008-07-25 13:31:05 -0500531#define CONFIG_MII 1 /* MII PHY management */
532#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
533#define CONFIG_TSEC1 1
534#define CONFIG_TSEC1_NAME "eTSEC1"
535#define CONFIG_TSEC3 1
536#define CONFIG_TSEC3_NAME "eTSEC3"
537
Jason Jin2e26d832008-10-10 11:41:00 +0800538#define CONFIG_FSL_SGMII_RISER 1
539#define SGMII_RISER_PHY_OFFSET 0x1c
540
Kumar Gala9490a7f2008-07-25 13:31:05 -0500541#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
542#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
543
544#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
545#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
546
547#define TSEC1_PHYIDX 0
548#define TSEC3_PHYIDX 0
549
550#define CONFIG_ETHPRIME "eTSEC1"
551
552#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
553
554#endif /* CONFIG_TSEC_ENET */
555
556/*
557 * Environment
558 */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800559
560#if defined(CONFIG_SYS_RAMBOOT)
Masahiro Yamada02344462014-06-04 10:26:50 +0900561#if defined(CONFIG_RAMBOOT_SPIFLASH)
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700562#define CONFIG_ENV_IS_IN_SPI_FLASH
563#define CONFIG_ENV_SPI_BUS 0
564#define CONFIG_ENV_SPI_CS 0
565#define CONFIG_ENV_SPI_MAX_HZ 10000000
566#define CONFIG_ENV_SPI_MODE 0
567#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
568#define CONFIG_ENV_OFFSET 0xF0000
569#define CONFIG_ENV_SECT_SIZE 0x10000
570#elif defined(CONFIG_RAMBOOT_SDCARD)
571#define CONFIG_ENV_IS_IN_MMC
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000572#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700573#define CONFIG_ENV_SIZE 0x2000
574#define CONFIG_SYS_MMC_ENV_DEV 0
575#else
Mingkai Hue40ac482009-09-23 15:20:38 +0800576 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
577 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
578 #define CONFIG_ENV_SIZE 0x2000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500579#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800580#else
581 #define CONFIG_ENV_IS_IN_FLASH 1
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800582 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800583 #define CONFIG_ENV_SIZE 0x2000
584 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
585#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500586
587#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200588#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500589
590/*
591 * Command line configuration.
592 */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500593#define CONFIG_CMD_IRQ
Kumar Gala1c9aa762008-09-22 23:40:42 -0500594#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500595#define CONFIG_CMD_REGINFO
Kumar Gala9490a7f2008-07-25 13:31:05 -0500596
597#if defined(CONFIG_PCI)
598#define CONFIG_CMD_PCI
Kumar Gala9490a7f2008-07-25 13:31:05 -0500599#endif
600
601#undef CONFIG_WATCHDOG /* watchdog disabled */
602
Andy Fleming80522dc2008-10-30 16:51:33 -0500603#ifdef CONFIG_MMC
604#define CONFIG_FSL_ESDHC
605#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Andy Fleming80522dc2008-10-30 16:51:33 -0500606#define CONFIG_GENERIC_MMC
Fanzc1116ebb2011-10-03 12:18:42 -0700607#endif
608
609/*
610 * USB
611 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000612#define CONFIG_HAS_FSL_MPH_USB
613#ifdef CONFIG_HAS_FSL_MPH_USB
Fanzc1116ebb2011-10-03 12:18:42 -0700614#define CONFIG_USB_EHCI
615
616#ifdef CONFIG_USB_EHCI
Fanzc1116ebb2011-10-03 12:18:42 -0700617#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
618#define CONFIG_USB_EHCI_FSL
Fanzc1116ebb2011-10-03 12:18:42 -0700619#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000620#endif
Fanzc1116ebb2011-10-03 12:18:42 -0700621
Kumar Gala9490a7f2008-07-25 13:31:05 -0500622/*
623 * Miscellaneous configurable options
624 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200625#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mingkai Hu07355702009-09-23 15:19:32 +0800626#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Kim Phillips5be58f52010-07-14 19:47:18 -0500627#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200628#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500629#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200630#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500631#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200632#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500633#endif
Mingkai Hu07355702009-09-23 15:19:32 +0800634#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE \
635 + sizeof(CONFIG_SYS_PROMPT) + 16) /* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200636#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Mingkai Hu07355702009-09-23 15:19:32 +0800637#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500638
639/*
640 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500641 * have to be in the first 64 MB of memory, since this is
Kumar Gala9490a7f2008-07-25 13:31:05 -0500642 * the maximum mapped by the Linux kernel during initialization.
643 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500644#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
645#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500646
Kumar Gala9490a7f2008-07-25 13:31:05 -0500647#if defined(CONFIG_CMD_KGDB)
648#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500649#endif
650
651/*
652 * Environment Configuration
653 */
654
655/* The mac addresses for all ethernet interface */
656#if defined(CONFIG_TSEC_ENET)
657#define CONFIG_HAS_ETH0
Kumar Gala9490a7f2008-07-25 13:31:05 -0500658#define CONFIG_HAS_ETH1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500659#define CONFIG_HAS_ETH2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500660#define CONFIG_HAS_ETH3
Kumar Gala9490a7f2008-07-25 13:31:05 -0500661#endif
662
663#define CONFIG_IPADDR 192.168.1.254
664
665#define CONFIG_HOSTNAME unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000666#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000667#define CONFIG_BOOTFILE "uImage"
Mingkai Hu07355702009-09-23 15:19:32 +0800668#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500669
670#define CONFIG_SERVERIP 192.168.1.1
671#define CONFIG_GATEWAYIP 192.168.1.1
672#define CONFIG_NETMASK 255.255.255.0
673
674/* default location for tftp and bootm */
675#define CONFIG_LOADADDR 1000000
676
Kumar Gala9490a7f2008-07-25 13:31:05 -0500677#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
678
679#define CONFIG_BAUDRATE 115200
680
681#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200682"netdev=eth0\0" \
683"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
684"tftpflash=tftpboot $loadaddr $uboot; " \
685 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
686 " +$filesize; " \
687 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
688 " +$filesize; " \
689 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
690 " $filesize; " \
691 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
692 " +$filesize; " \
693 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
694 " $filesize\0" \
695"consoledev=ttyS0\0" \
696"ramdiskaddr=2000000\0" \
697"ramdiskfile=8536ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500698"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200699"fdtfile=8536ds/mpc8536ds.dtb\0" \
700"bdev=sda3\0" \
701"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Gala9490a7f2008-07-25 13:31:05 -0500702
703#define CONFIG_HDBOOT \
704 "setenv bootargs root=/dev/$bdev rw " \
705 "console=$consoledev,$baudrate $othbootargs;" \
706 "tftp $loadaddr $bootfile;" \
707 "tftp $fdtaddr $fdtfile;" \
708 "bootm $loadaddr - $fdtaddr"
709
710#define CONFIG_NFSBOOTCOMMAND \
711 "setenv bootargs root=/dev/nfs rw " \
712 "nfsroot=$serverip:$rootpath " \
713 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
714 "console=$consoledev,$baudrate $othbootargs;" \
715 "tftp $loadaddr $bootfile;" \
716 "tftp $fdtaddr $fdtfile;" \
717 "bootm $loadaddr - $fdtaddr"
718
719#define CONFIG_RAMBOOTCOMMAND \
720 "setenv bootargs root=/dev/ram rw " \
721 "console=$consoledev,$baudrate $othbootargs;" \
722 "tftp $ramdiskaddr $ramdiskfile;" \
723 "tftp $loadaddr $bootfile;" \
724 "tftp $fdtaddr $fdtfile;" \
725 "bootm $loadaddr $ramdiskaddr $fdtaddr"
726
727#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
728
729#endif /* __CONFIG_H */