blob: 5dae1b6b02ca9941b5d52b533ffa449b2e3c48fd [file] [log] [blame]
Wolfgang Denkb20d0032005-08-05 12:19:30 +02001/*
2 * Copyright 2004 Freescale Semiconductor.
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * MicroSys PM856 board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
32 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
38#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
41#define CONFIG_MPC8560 1 /* MPC8560 specific */
42#define CONFIG_PM856 1 /* PM856 board specific */
43
44#define CONFIG_PCI
45#define CONFIG_TSEC_ENET /* tsec ethernet support */
46#define CONFIG_ENV_OVERWRITE
47#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup*/
48#define CONFIG_DDR_ECC /* only for ECC DDR module */
49#define CONFIG_DDR_DLL /* possible DLL fix needed */
50#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
51
52
53/*
54 * sysclk for MPC85xx
55 *
56 * Two valid values are:
57 * 33000000
58 * 66000000
59 *
60 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
61 * is likely the desired value here, so that is now the default.
62 * The board, however, can run at 66MHz. In any event, this value
63 * must match the settings of some switches. Details can be found
64 * in the README.mpc85xxads.
65 */
66
67#ifndef CONFIG_SYS_CLK_FREQ
68#define CONFIG_SYS_CLK_FREQ 66000000
69#endif
70
71
72/*
73 * These can be toggled for performance analysis, otherwise use default.
74 */
75#define CONFIG_L2_CACHE /* toggle L2 cache */
76#define CONFIG_BTB /* toggle branch predition */
77#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
78
79#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
80
81#define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
82
83#undef CFG_DRAM_TEST /* memory test, takes time */
84#define CFG_MEMTEST_START 0x00200000 /* memtest region */
85#define CFG_MEMTEST_END 0x00400000
86
87
88/*
89 * Base addresses -- Note these are effective addresses where the
90 * actual resources get mapped (not physical addresses)
91 */
92#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
93#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
94#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
95
96
97/*
98 * DDR Setup
99 */
100#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
101#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
102
103#if defined(CONFIG_SPD_EEPROM)
104 /*
105 * Determine DDR configuration from I2C interface.
106 */
107 #define SPD_EEPROM_ADDRESS 0x58 /* DDR DIMM */
108
109#else
110 /*
111 * Manually set up DDR parameters
112 */
113 #define CFG_SDRAM_SIZE 256 /* DDR is 256 MB */
114 #define CFG_DDR_CS0_BNDS 0x0000000f /* 0-256MB */
115 #define CFG_DDR_CS0_CONFIG 0x80000102
116 #define CFG_DDR_TIMING_1 0x47444321
117 #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
118 #define CFG_DDR_CONTROL 0xc2008000 /* unbuffered,no DYN_PWR */
119 #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
120 #define CFG_DDR_INTERVAL 0x045b0100 /* autocharge,no open page */
121#endif
122
123
124/*
125 * SDRAM on the Local Bus
126 */
127#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
128#define CFG_LBC_SDRAM_SIZE 0 /* LBC SDRAM is 0 MB */
129
130#define CFG_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
131#define CFG_BR0_PRELIM 0xfe001801 /* port size 32bit */
132
133#define CFG_OR0_PRELIM 0xfe006f67 /* 32MB Flash */
134#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
135#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
136#undef CFG_FLASH_CHECKSUM
137#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
138#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
139
140#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
141
142#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
143#define CFG_RAMBOOT
144#else
145#undef CFG_RAMBOOT
146#endif
147
148#define CFG_FLASH_CFI_DRIVER
149#define CFG_FLASH_CFI
150#define CFG_FLASH_EMPTY_INFO
151
152#undef CONFIG_CLOCKS_IN_MHZ
153
154
155/*
156 * Local Bus Definitions
157 */
158
159#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
160#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
161#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
162#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
163
164
165#define CONFIG_L1_INIT_RAM
166#define CFG_INIT_RAM_LOCK 1
167#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
168#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
169
170#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
171#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
172#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
173
174#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
175#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
176
177/* Serial Port */
178#define CONFIG_CONS_ON_SCC /* define if console on SCC */
179#undef CONFIG_CONS_NONE /* define if console on something else */
180#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
181
182#define CFG_BAUDRATE_TABLE \
183 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
184
185/* Use the HUSH parser */
186#define CFG_HUSH_PARSER
187#ifdef CFG_HUSH_PARSER
188#define CFG_PROMPT_HUSH_PS2 "> "
189#endif
190
191/* I2C */
192#define CONFIG_HARD_I2C /* I2C with hardware support*/
193#undef CONFIG_SOFT_I2C /* I2C bit-banged */
194#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
195#define CFG_I2C_SLAVE 0x7F
196#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
197
198/*
199 * EEPROM configuration
200 */
201#define CFG_I2C_EEPROM_ADDR 0x58
202#define CFG_I2C_EEPROM_ADDR_LEN 1
203#define CFG_EEPROM_PAGE_WRITE_BITS 4
204#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
205
206/*
207 * RTC configuration
208 */
209#define CONFIG_RTC_PCF8563
210#define CFG_I2C_RTC_ADDR 0x51
211
212/* RapidIO MMU */
213#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
214#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
215#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
216
217/*
218 * General PCI
219 * Addresses are mapped 1-1.
220 */
221#define CFG_PCI1_MEM_BASE 0x80000000
222#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
223#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
224#define CFG_PCI1_IO_BASE 0xe2000000
225#define CFG_PCI1_IO_PHYS CFG_PCI1_IO_BASE
226#define CFG_PCI1_IO_SIZE 0x1000000 /* 16M */
227
228#if defined(CONFIG_PCI)
229
230#define CONFIG_NET_MULTI
231#define CONFIG_PCI_PNP /* do pci plug-and-play */
232
233#undef CONFIG_EEPRO100
234#undef CONFIG_TULIP
235
236#if !defined(CONFIG_PCI_PNP)
237 #define PCI_ENET0_IOADDR 0xe0000000
238 #define PCI_ENET0_MEMADDR 0xe0000000
239 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
240#endif
241
242#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
243#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
244
245#endif /* CONFIG_PCI */
246
247
248#if defined(CONFIG_TSEC_ENET)
249
250#ifndef CONFIG_NET_MULTI
251#define CONFIG_NET_MULTI 1
252#endif
253
254#define CONFIG_MII 1 /* MII PHY management */
255#define CONFIG_MPC85XX_TSEC1 1
256#define CONFIG_MPC85XX_TSEC2 1
257#undef CONFIG_MPC85XX_FEC
258#define TSEC1_PHY_ADDR 0
259#define TSEC2_PHY_ADDR 1
260#define TSEC1_PHYIDX 0
261#define TSEC2_PHYIDX 0
262
263#endif /* CONFIG_TSEC_ENET */
264
265#define CONFIG_ETHPRIME "ENET0"
266
267#define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
268#undef CONFIG_ETHER_NONE /* define if ether on something else */
269
270
271/*
272 * - Rx-CLK is CLK15
273 * - Tx-CLK is CLK14
274 * - Select bus for bd/buffers
275 * - Full duplex
276 */
277#define CONFIG_ETHER_ON_FCC3
278#define CFG_CMXFCR_MASK3 (CMXFCR_FC3 | CMXFCR_RF3CS_MSK | CMXFCR_TF3CS_MSK)
279#define CFG_CMXFCR_VALUE3 (CMXFCR_RF3CS_CLK15 | CMXFCR_TF3CS_CLK14)
280#define CFG_CPMFCR_RAMTYPE 0
281#define CFG_FCC_PSMR (FCC_PSMR_FDE)
282
283/*
284 * Environment
285 */
286#ifndef CFG_RAMBOOT
287 #define CFG_ENV_IS_IN_FLASH 1
288 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x80000)
289 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
290 #define CFG_ENV_SIZE 0x2000
291#else
292 #define CFG_NO_FLASH 1 /* Flash is not usable now */
293 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
294 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
295 #define CFG_ENV_SIZE 0x2000
296#endif
297
298#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
299#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
300
301#if defined(CFG_RAMBOOT)
302 #if defined(CONFIG_PCI)
303 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
304 | CFG_CMD_PING \
305 | CFG_CMD_PCI \
306 | CFG_CMD_I2C) \
307 & \
308 ~(CFG_CMD_ENV \
309 | CFG_CMD_LOADS))
310 #else
311 #define CONFIG_COMMANDS ((CONFIG_CMD_DFL \
312 | CFG_CMD_PING \
313 | CFG_CMD_I2C) \
314 & \
315 ~(CFG_CMD_ENV \
316 | CFG_CMD_LOADS))
317 #endif
318#else
319 #if defined(CONFIG_PCI)
320 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
321 | CFG_CMD_EEPROM \
322 | CFG_CMD_DATE \
323 | CFG_CMD_PCI \
324 | CFG_CMD_PING \
325 | CFG_CMD_I2C)
326 #else
327 #define CONFIG_COMMANDS (CONFIG_CMD_DFL \
328 | CFG_CMD_EEPROM \
329 | CFG_CMD_DATE \
330 | CFG_CMD_PING \
331 | CFG_CMD_I2C)
332 #endif
333#endif
334
335#include <cmd_confdefs.h>
336
337#undef CONFIG_WATCHDOG /* watchdog disabled */
338
339/*
340 * Miscellaneous configurable options
341 */
342#define CFG_LONGHELP /* undef to save memory */
343#define CFG_LOAD_ADDR 0x1000000 /* default load address */
344#define CFG_PROMPT "=> " /* Monitor Command Prompt */
345
346#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
347 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
348#else
349 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
350#endif
351
352#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
353#define CFG_MAXARGS 16 /* max number of command args */
354#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
355#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
356#define CONFIG_LOOPW
357
358/*
359 * For booting Linux, the board info and command line data
360 * have to be in the first 8 MB of memory, since this is
361 * the maximum mapped by the Linux kernel during initialization.
362 */
363#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
364
365/* Cache Configuration */
366#define CFG_DCACHE_SIZE 32768
367#define CFG_CACHELINE_SIZE 32
368#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
369#define CFG_CACHELINE_SHIFT 5 /*log base 2 of the above value*/
370#endif
371
372/*
373 * Internal Definitions
374 *
375 * Boot Flags
376 */
377#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
378#define BOOTFLAG_WARM 0x02 /* Software reboot */
379
380#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
381#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
382#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
383#endif
384
385
386/*
387 * Environment Configuration
388 */
389
390/* The mac addresses for all ethernet interface */
391#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
392#define CONFIG_ETHADDR 00:40:42:01:00:00
393#define CONFIG_HAS_ETH1
394#define CONFIG_ETH1ADDR 00:40:42:01:00:01
395#define CONFIG_HAS_ETH2
396#define CONFIG_ETH2ADDR 00:40:42:01:00:02
397#endif
398
399
400#define CONFIG_ROOTPATH /opt/eldk/ppc_85xx
401#define CONFIG_BOOTFILE pm856/uImage
402
403#define CONFIG_HOSTNAME pm856
404#define CONFIG_IPADDR 192.168.0.103
405#define CONFIG_SERVERIP 192.168.0.64
406#define CONFIG_GATEWAYIP 192.168.0.1
407#define CONFIG_NETMASK 255.255.255.0
408
409#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
410
411#define CONFIG_BOOTDELAY 5 /* -1 disables auto-boot */
412#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
413
414#define CONFIG_BAUDRATE 9600
415
416#define CONFIG_EXTRA_ENV_SETTINGS \
417 "netdev=eth0\0" \
418 "consoledev=ttyS0\0" \
419 "ramdiskaddr=400000\0" \
420 "ramdiskfile=pm856/uRamdisk\0"
421
422#define CONFIG_NFSBOOTCOMMAND \
423 "setenv bootargs root=/dev/nfs rw " \
424 "nfsroot=$serverip:$rootpath " \
425 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
426 "console=$consoledev,$baudrate $othbootargs;" \
427 "tftp $loadaddr $bootfile;" \
428 "bootm $loadaddr"
429
430#define CONFIG_RAMBOOTCOMMAND \
431 "setenv bootargs root=/dev/ram rw " \
432 "console=$consoledev,$baudrate $othbootargs;" \
433 "tftp $ramdiskaddr $ramdiskfile;" \
434 "tftp $loadaddr $bootfile;" \
435 "bootm $loadaddr $ramdiskaddr"
436
437#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
438
439#endif /* __CONFIG_H */