blob: ec926fd22d5f9c0294f1fd3bc38db8a591b38656 [file] [log] [blame]
Stefan Roese5e4b3362005-08-22 17:51:53 +02001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese5e4b3362005-08-22 17:51:53 +02006
7 */
8
9/*************************************************************************
10 * (c) 2005 esd gmbh Hannover
11 *
12 *
13 * from IceCube.h file
14 * by Reinhard Arlt reinhard.arlt@esd-electronics.com
15 *
16 *************************************************************************/
17
18#ifndef __CONFIG_H
19#define __CONFIG_H
20
21/*
22 * High Level Configuration Options
23 * (easy to change)
24 */
25
Masahiro Yamadab2a6dfe2014-01-16 11:03:07 +090026#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Stefan Roese5e4b3362005-08-22 17:51:53 +020027#define CONFIG_ICECUBE 1 /* ... on IceCube board */
28#define CONFIG_CPCI5200 1 /* ... on CPCI5200 board */
29#define CONFIG_MPC5200_DDR 1 /* ... use DDR RAM */
30
Wolfgang Denk2ae18242010-10-06 09:05:45 +020031#ifndef CONFIG_SYS_TEXT_BASE
32#define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
33#endif
34
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020035#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
Stefan Roese5e4b3362005-08-22 17:51:53 +020036
Becky Bruce31d82672008-05-08 19:02:12 -050037#define CONFIG_HIGH_BATS 1 /* High BATs supported */
38
Stefan Roese5e4b3362005-08-22 17:51:53 +020039/*
40 * Serial console configuration
41 */
42#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
43#define CONFIG_BAUDRATE 9600 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Stefan Roese5e4b3362005-08-22 17:51:53 +020045
Stefan Roese5e4b3362005-08-22 17:51:53 +020046/*
47 * PCI Mapping:
48 * 0x40000000 - 0x4fffffff - PCI Memory
49 * 0x50000000 - 0x50ffffff - PCI IO Space
50 */
51#if 1
52#define CONFIG_PCI 1
53#if 1
54#define CONFIG_PCI_PNP 1
55#endif
56#define CONFIG_PCI_SCAN_SHOW 1
TsiChung Liewf33fca22008-03-30 01:19:06 -050057#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Stefan Roese5e4b3362005-08-22 17:51:53 +020058
59#define CONFIG_PCI_MEM_BUS 0x40000000
60#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
61#define CONFIG_PCI_MEM_SIZE 0x10000000
62
63#define CONFIG_PCI_IO_BUS 0x50000000
64#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
65#define CONFIG_PCI_IO_SIZE 0x01000000
66#endif
Marian Balakowicz63ff0042005-10-28 22:30:33 +020067
68#define CONFIG_MII
Stefan Roese5e4b3362005-08-22 17:51:53 +020069#if 0 /* test-only !!! */
Stefan Roese5e4b3362005-08-22 17:51:53 +020070#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
Stefan Roese5e4b3362005-08-22 17:51:53 +020072#define CONFIG_NS8382X 1
73#endif
74
Stefan Roese5e4b3362005-08-22 17:51:53 +020075/* Partitions */
76#define CONFIG_MAC_PARTITION
77#define CONFIG_DOS_PARTITION
78
79/* USB */
80#if 0
81#define CONFIG_USB_OHCI
Stefan Roese5e4b3362005-08-22 17:51:53 +020082#define CONFIG_USB_STORAGE
Stefan Roese5e4b3362005-08-22 17:51:53 +020083#endif
84
Jon Loeligerd794cfe2007-07-04 22:31:15 -050085/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -050086 * BOOTP options
87 */
88#define CONFIG_BOOTP_BOOTFILESIZE
89#define CONFIG_BOOTP_BOOTPATH
90#define CONFIG_BOOTP_GATEWAY
91#define CONFIG_BOOTP_HOSTNAME
92
93
94/*
Jon Loeligerd794cfe2007-07-04 22:31:15 -050095 * Command line configuration.
96 */
97#include <config_cmd_default.h>
98
99#if defined(CONFIG_PCI)
100#define CONFIG_CMD_PCI
101#endif
102
103#define CONFIG_CMD_EEPROM
104#define CONFIG_CMD_FAT
105#define CONFIG_CMD_IDE
106#define CONFIG_CMD_I2C
107#define CONFIG_CMD_BSP
108#define CONFIG_CMD_ELF
109#define CONFIG_CMD_EXT2
110#define CONFIG_CMD_DATE
111
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200112#if (CONFIG_SYS_TEXT_BASE == 0xFF000000) /* Boot low with 16 MB Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113# define CONFIG_SYS_LOWBOOT 1
114# define CONFIG_SYS_LOWBOOT16 1
Stefan Roese5e4b3362005-08-22 17:51:53 +0200115#endif
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200116#if (CONFIG_SYS_TEXT_BASE == 0xFF800000) /* Boot low with 8 MB Flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117# define CONFIG_SYS_LOWBOOT 1
118# define CONFIG_SYS_LOWBOOT08 1
Stefan Roese5e4b3362005-08-22 17:51:53 +0200119#endif
120
121/*
122 * Autobooting
123 */
124#define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */
125
126#define CONFIG_PREBOOT "echo;" \
127 "echo Welcome to esd CPU CPCI/5200;" \
128 "echo"
129
130#undef CONFIG_BOOTARGS
131
132#define CONFIG_EXTRA_ENV_SETTINGS \
133 "netdev=eth0\0" \
134 "flash_vxworks0=run ata_vxworks_args;setenv loadaddr ff000000;bootvx\0" \
135 "flash_vxworks1=run ata_vxworks_args;setenv loadaddr ff200000:bootvx\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100136 "net_vxworks=phypower 1;sleep 2;tftp ${loadaddr} ${image};run vxworks_args;bootvx\0" \
137 "vxworks_args=setenv bootargs fec(0,0)${host}:${image} h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script}\0" \
138 "ata_vxworks_args=setenv bootargs /ata0/vxWorks h=${serverip} e=${ipaddr} g=${gatewayip} u=${user} ${pass} tn=${target} s=${script} o=fec0 \0" \
Stefan Roese5e4b3362005-08-22 17:51:53 +0200139 "loadaddr=01000000\0" \
140 "serverip=192.168.2.99\0" \
141 "gatewayip=10.0.0.79\0" \
142 "user=mu\0" \
143 "target=cpci5200.esd\0" \
144 "script=cpci5200.bat\0" \
145 "image=/tftpboot/vxWorks_cpci5200\0" \
146 "ipaddr=10.0.13.196\0" \
147 "netmask=255.255.0.0\0" \
148 ""
149
150#define CONFIG_BOOTCOMMAND "run flash_vxworks0"
151
Stefan Roese5e4b3362005-08-22 17:51:53 +0200152#define CONFIG_RTC_M48T35A 1 /* ST Electronics M48 timekeeper */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_NVRAM_BASE_ADDR 0xfd010000
154#define CONFIG_SYS_NVRAM_SIZE 32*1024
Stefan Roese5e4b3362005-08-22 17:51:53 +0200155
156/*
157 * IPB Bus clocking configuration.
158 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200160/*
161 * I2C configuration
162 */
163#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 or #2 */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_I2C_SPEED 86000 /* 100 kHz */
167#define CONFIG_SYS_I2C_SLAVE 0x7F
Stefan Roese5e4b3362005-08-22 17:51:53 +0200168
169/*
170 * EEPROM configuration
171 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
173#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
174#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
175#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
176#define CONFIG_SYS_I2C_MULTI_EEPROMS 1
Stefan Roese5e4b3362005-08-22 17:51:53 +0200177/*
178 * Flash configuration
179 */
180
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200181#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
182#define CONFIG_SYS_FLASH_BASE 0xFE000000
183#define CONFIG_SYS_FLASH_SIZE 0x02000000
184#define CONFIG_SYS_FLASH_INCREMENT 0x01000000
185#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00000000)
186#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of memory banks */
187#define CONFIG_SYS_MAX_FLASH_SECT 128
Stefan Roese5e4b3362005-08-22 17:51:53 +0200188
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200189#define CONFIG_SYS_FLASH_PROTECTION 1 /* use hardware protection */
190#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200191
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200192#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
193#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200194
195/*
196 * Environment settings
197 */
198#if 1 /* test-only */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200199#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200200#define CONFIG_ENV_SIZE 0x20000
201#define CONFIG_ENV_SECT_SIZE 0x20000
Stefan Roese5e4b3362005-08-22 17:51:53 +0200202#define CONFIG_ENV_OVERWRITE 1
203#else
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200204#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200205#define CONFIG_ENV_OFFSET 0x0000 /* environment starts at the beginning of the EEPROM */
206#define CONFIG_ENV_SIZE 0x0400 /* 8192 bytes may be used for env vars */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200207 /* total size of a CAT24WC32 is 8192 bytes */
208#define CONFIG_ENV_OVERWRITE 1
209#endif
210
211/*
212 * Memory map
213 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_MBAR 0xF0000000
215#define CONFIG_SYS_SDRAM_BASE 0x00000000
216#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Stefan Roese5e4b3362005-08-22 17:51:53 +0200217
218/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk553f0982010-10-26 13:32:32 +0200220#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200221
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200222#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200223#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roese5e4b3362005-08-22 17:51:53 +0200224
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200225#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
227# define CONFIG_SYS_RAMBOOT 1
Stefan Roese5e4b3362005-08-22 17:51:53 +0200228#endif
229
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200230#define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
231#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
232#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200233
234/*
235 * Ethernet configuration
236 */
237#define CONFIG_MPC5xxx_FEC 1
Ben Warren86321fc2009-02-05 23:58:25 -0800238#define CONFIG_MPC5xxx_FEC_MII100
Stefan Roese5e4b3362005-08-22 17:51:53 +0200239/*
240 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
241 */
242/* #define CONFIG_FEC_10MBIT 1 */
243#define CONFIG_PHY_ADDR 0x00
244#define CONFIG_UDP_CHECKSUM 1
245
246/*
247 * GPIO configuration
248 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200249#define CONFIG_SYS_GPS_PORT_CONFIG 0x01052444
Stefan Roese5e4b3362005-08-22 17:51:53 +0200250
251/*
252 * Miscellaneous configurable options
253 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500255#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200257#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200258#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200259#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200260#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
261#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
262#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200263
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200264#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
265#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200266
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200268
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200269#define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000 /* Pass Ethernet MAC to VxWorks */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200270
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500272#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeligerd794cfe2007-07-04 22:31:15 -0500274#endif
275
Stefan Roese5e4b3362005-08-22 17:51:53 +0200276/*
277 * Various low-level settings
278 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200279#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
280#define CONFIG_SYS_HID0_FINAL HID0_ICE
Stefan Roese5e4b3362005-08-22 17:51:53 +0200281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
283#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
284#define CONFIG_SYS_BOOTCS_CFG 0x0004DD00
Stefan Roese5e4b3362005-08-22 17:51:53 +0200285
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
287#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Stefan Roese5e4b3362005-08-22 17:51:53 +0200288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200289#define CONFIG_SYS_CS1_START 0xfd000000
290#define CONFIG_SYS_CS1_SIZE 0x00010000
291#define CONFIG_SYS_CS1_CFG 0x10101410
Stefan Roese5e4b3362005-08-22 17:51:53 +0200292
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200293#define CONFIG_SYS_CS3_START 0xfd010000
294#define CONFIG_SYS_CS3_SIZE 0x00010000
295#define CONFIG_SYS_CS3_CFG 0x10109410
Stefan Roese5e4b3362005-08-22 17:51:53 +0200296
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_CS_BURST 0x00000000
298#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Stefan Roese5e4b3362005-08-22 17:51:53 +0200299
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Stefan Roese5e4b3362005-08-22 17:51:53 +0200301
302/*-----------------------------------------------------------------------
303 * USB stuff
304 *-----------------------------------------------------------------------
305 */
306#define CONFIG_USB_CLOCK 0x0001BBBB
307#define CONFIG_USB_CONFIG 0x00001000
308
309/*-----------------------------------------------------------------------
310 * IDE/ATA stuff Supports IDE harddisk
311 *-----------------------------------------------------------------------
312 */
313
314#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
315
316#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
317#undef CONFIG_IDE_LED /* LED for ide not supported */
318
319#define CONFIG_IDE_RESET /* reset for ide supported */
320#define CONFIG_IDE_PREINIT
321
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200322#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
323#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Stefan Roese5e4b3362005-08-22 17:51:53 +0200326
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Stefan Roese5e4b3362005-08-22 17:51:53 +0200328
329/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200331
332/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200334
335/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200337
338/* Interval between registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_ATA_STRIDE 4
Stefan Roese5e4b3362005-08-22 17:51:53 +0200340
341/*-----------------------------------------------------------------------
342 * CPLD stuff
343 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200344#define CONFIG_SYS_FPGA_XC95XL 1 /* using Xilinx XC95XL CPLD */
345#define CONFIG_SYS_FPGA_MAX_SIZE 32*1024 /* 32kByte is enough for CPLD */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200346
347/* CPLD program pin configuration */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200348#define CONFIG_SYS_FPGA_PRG 0x20000000 /* JTAG TMS pin (ppc output) */
349#define CONFIG_SYS_FPGA_CLK 0x10000000 /* JTAG TCK pin (ppc output) */
350#define CONFIG_SYS_FPGA_DATA 0x20000000 /* JTAG TDO->TDI data pin (ppc output) */
351#define CONFIG_SYS_FPGA_DONE 0x10000000 /* JTAG TDI->TDO pin (ppc input) */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200352
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200353#define JTAG_GPIO_ADDR_TMS (CONFIG_SYS_MBAR + 0xB10) /* JTAG TMS pin (GPS data out value reg.) */
354#define JTAG_GPIO_ADDR_TCK (CONFIG_SYS_MBAR + 0xC0C) /* JTAG TCK pin (GPW data out value reg.) */
355#define JTAG_GPIO_ADDR_TDI (CONFIG_SYS_MBAR + 0xC0C) /* JTAG TDO->TDI pin (GPW data out value reg.) */
356#define JTAG_GPIO_ADDR_TDO (CONFIG_SYS_MBAR + 0xB14) /* JTAG TDI->TDO pin (GPS data in value reg.) */
Stefan Roese5e4b3362005-08-22 17:51:53 +0200357
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define JTAG_GPIO_ADDR_CFG (CONFIG_SYS_MBAR + 0xB00)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200359#define JTAG_GPIO_CFG_SET 0x00000000
360#define JTAG_GPIO_CFG_RESET 0x00F00000
361
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define JTAG_GPIO_ADDR_EN_TMS (CONFIG_SYS_MBAR + 0xB04)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200363#define JTAG_GPIO_TMS_EN_SET 0x20000000 /* Enable for GPIO */
364#define JTAG_GPIO_TMS_EN_RESET 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define JTAG_GPIO_ADDR_DDR_TMS (CONFIG_SYS_MBAR + 0xB0C)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200366#define JTAG_GPIO_TMS_DDR_SET 0x20000000 /* Set as output */
367#define JTAG_GPIO_TMS_DDR_RESET 0x00000000
368
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200369#define JTAG_GPIO_ADDR_EN_TCK (CONFIG_SYS_MBAR + 0xC00)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200370#define JTAG_GPIO_TCK_EN_SET 0x20000000 /* Enable for GPIO */
371#define JTAG_GPIO_TCK_EN_RESET 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200372#define JTAG_GPIO_ADDR_DDR_TCK (CONFIG_SYS_MBAR + 0xC08)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200373#define JTAG_GPIO_TCK_DDR_SET 0x20000000 /* Set as output */
374#define JTAG_GPIO_TCK_DDR_RESET 0x00000000
375
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200376#define JTAG_GPIO_ADDR_EN_TDI (CONFIG_SYS_MBAR + 0xC00)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200377#define JTAG_GPIO_TDI_EN_SET 0x10000000 /* Enable as GPIO */
378#define JTAG_GPIO_TDI_EN_RESET 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379#define JTAG_GPIO_ADDR_DDR_TDI (CONFIG_SYS_MBAR + 0xC08)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200380#define JTAG_GPIO_TDI_DDR_SET 0x10000000 /* Set as output */
381#define JTAG_GPIO_TDI_DDR_RESET 0x00000000
382
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define JTAG_GPIO_ADDR_EN_TDO (CONFIG_SYS_MBAR + 0xB04)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200384#define JTAG_GPIO_TDO_EN_SET 0x10000000 /* Enable as GPIO */
385#define JTAG_GPIO_TDO_EN_RESET 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200386#define JTAG_GPIO_ADDR_DDR_TDO (CONFIG_SYS_MBAR + 0xB0C)
Stefan Roese5e4b3362005-08-22 17:51:53 +0200387#define JTAG_GPIO_TDO_DDR_SET 0x00000000
388#define JTAG_GPIO_TDO_DDR_RESET 0x10000000 /* Set as input */
389
390#endif /* __CONFIG_H */