blob: c212d11d0d21905d6686674afe12acdaa7e6becf [file] [log] [blame]
Stelian Pop8e429b32008-05-08 18:52:23 +02001/*
2 * (C) Copyright 2007-2008
3 * Stelian Pop <stelian.pop@leadtechdesign.com>
4 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9263EK board.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/* ARM asynchronous clock */
Stelian Popad229a42008-11-07 13:55:14 +010031#define AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
Jean-Christophe PLAGNIOL-VILLARD6ebff362009-04-16 21:30:48 +020032#define CONFIG_SYS_HZ 1000
Stelian Pop8e429b32008-05-08 18:52:23 +020033
Stelian Pop8e429b32008-05-08 18:52:23 +020034#define CONFIG_ARM926EJS 1 /* This is an ARM926EJS Core */
35#define CONFIG_AT91SAM9263 1 /* It's an Atmel AT91SAM9263 SoC*/
36#define CONFIG_AT91SAM9263EK 1 /* on an AT91SAM9263EK Board */
Jean-Christophe PLAGNIOL-VILLARDdc39ae92009-04-16 21:30:44 +020037#define CONFIG_ARCH_CPU_INIT
Stelian Pop8e429b32008-05-08 18:52:23 +020038#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
39
40#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
41#define CONFIG_SETUP_MEMORY_TAGS 1
42#define CONFIG_INITRD_TAG 1
43
44#define CONFIG_SKIP_LOWLEVEL_INIT
45#define CONFIG_SKIP_RELOCATE_UBOOT
46
47/*
48 * Hardware drivers
49 */
50#define CONFIG_ATMEL_USART 1
51#undef CONFIG_USART0
52#undef CONFIG_USART1
53#undef CONFIG_USART2
54#define CONFIG_USART3 1 /* USART 3 is DBGU */
55
Stelian Pop56a24792008-05-08 14:52:31 +020056/* LCD */
57#define CONFIG_LCD 1
58#define LCD_BPP LCD_COLOR8
59#define CONFIG_LCD_LOGO 1
60#undef LCD_TEST_PATTERN
61#define CONFIG_LCD_INFO 1
62#define CONFIG_LCD_INFO_BELOW_LOGO 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020063#define CONFIG_SYS_WHITE_ON_BLACK 1
Stelian Pop56a24792008-05-08 14:52:31 +020064#define CONFIG_ATMEL_LCD 1
65#define CONFIG_ATMEL_LCD_BGR555 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
Stelian Pop56a24792008-05-08 14:52:31 +020067
Jean-Christophe PLAGNIOL-VILLARDa484b002009-03-21 21:08:00 +010068/* LED */
69#define CONFIG_AT91_LED
70#define CONFIG_RED_LED AT91_PIN_PB7 /* this is the power led */
71#define CONFIG_GREEN_LED AT91_PIN_PB8 /* this is the user1 led */
72#define CONFIG_YELLOW_LED AT91_PIN_PC29 /* this is the user2 led */
73
Stelian Pop8e429b32008-05-08 18:52:23 +020074#define CONFIG_BOOTDELAY 3
75
Stelian Pop8e429b32008-05-08 18:52:23 +020076/*
77 * BOOTP options
78 */
79#define CONFIG_BOOTP_BOOTFILESIZE 1
80#define CONFIG_BOOTP_BOOTPATH 1
81#define CONFIG_BOOTP_GATEWAY 1
82#define CONFIG_BOOTP_HOSTNAME 1
83
84/*
85 * Command line configuration.
86 */
87#include <config_cmd_default.h>
88#undef CONFIG_CMD_BDI
Stelian Pop8e429b32008-05-08 18:52:23 +020089#undef CONFIG_CMD_FPGA
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020090#undef CONFIG_CMD_IMI
Stelian Pop8e429b32008-05-08 18:52:23 +020091#undef CONFIG_CMD_IMLS
Wolfgang Denk74de7ae2009-04-01 23:34:12 +020092#undef CONFIG_CMD_LOADS
93#undef CONFIG_CMD_SOURCE
Stelian Pop8e429b32008-05-08 18:52:23 +020094
95#define CONFIG_CMD_PING 1
96#define CONFIG_CMD_DHCP 1
97#define CONFIG_CMD_NAND 1
98#define CONFIG_CMD_USB 1
99
100/* SDRAM */
101#define CONFIG_NR_DRAM_BANKS 1
102#define PHYS_SDRAM 0x20000000
103#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
104
105/* DataFlash */
Jean-Christophe PLAGNIOL-VILLARD4758ebd2009-03-27 23:26:44 +0100106#define CONFIG_ATMEL_DATAFLASH_SPI
Stelian Pop8e429b32008-05-08 18:52:23 +0200107#define CONFIG_HAS_DATAFLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
109#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
110#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
Stelian Pop8e429b32008-05-08 18:52:23 +0200111#define AT91_SPI_CLK 15000000
112#define DATAFLASH_TCSS (0x1a << 16)
113#define DATAFLASH_TCHS (0x1 << 24)
114
115/* NOR flash, if populated */
116#if 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_NO_FLASH 1
Stelian Pop8e429b32008-05-08 18:52:23 +0200118#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200120#define CONFIG_FLASH_CFI_DRIVER 1
Stelian Pop8e429b32008-05-08 18:52:23 +0200121#define PHYS_FLASH_1 0x10000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
123#define CONFIG_SYS_MAX_FLASH_SECT 256
124#define CONFIG_SYS_MAX_FLASH_BANKS 1
Stelian Pop8e429b32008-05-08 18:52:23 +0200125#endif
126
127/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100128#ifdef CONFIG_CMD_NAND
129#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_MAX_NAND_DEVICE 1
131#define CONFIG_SYS_NAND_BASE 0x40000000
132#define CONFIG_SYS_NAND_DBW_8 1
Jean-Christophe PLAGNIOL-VILLARD74c076d2009-03-22 10:22:34 +0100133/* our ALE is AD21 */
134#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
135/* our CLE is AD22 */
136#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
137#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
138#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
139#endif
Stelian Pop8e429b32008-05-08 18:52:23 +0200140
141/* Ethernet */
142#define CONFIG_MACB 1
143#define CONFIG_RMII 1
144#define CONFIG_NET_MULTI 1
145#define CONFIG_NET_RETRY_COUNT 20
146#define CONFIG_RESET_PHY_R 1
147
148/* USB */
Jean-Christophe PLAGNIOL-VILLARD2b7178a2009-03-27 23:26:44 +0100149#define CONFIG_USB_ATMEL
Stelian Pop8e429b32008-05-08 18:52:23 +0200150#define CONFIG_USB_OHCI_NEW 1
Stelian Pop8e429b32008-05-08 18:52:23 +0200151#define CONFIG_DOS_PARTITION 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
153#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
154#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
155#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Pop8e429b32008-05-08 18:52:23 +0200156#define CONFIG_USB_STORAGE 1
Stelian Pop3e0cda02008-11-09 00:14:46 +0100157#define CONFIG_CMD_FAT 1
Stelian Pop8e429b32008-05-08 18:52:23 +0200158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Pop8e429b32008-05-08 18:52:23 +0200160
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
162#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Pop8e429b32008-05-08 18:52:23 +0200163
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#ifdef CONFIG_SYS_USE_DATAFLASH
Stelian Pop8e429b32008-05-08 18:52:23 +0200165
166/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Jean-Christophe PLAGNIOL-VILLARD057c8492008-09-10 22:47:58 +0200167#define CONFIG_ENV_IS_IN_DATAFLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200169#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200170#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200171#define CONFIG_ENV_SIZE 0x4200
Stelian Pop8e429b32008-05-08 18:52:23 +0200172#define CONFIG_BOOTCOMMAND "cp.b 0xC0042000 0x22000000 0x210000; bootm"
173#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
174 "root=/dev/mtdblock0 " \
175 "mtdparts=at91_nand:-(root) "\
176 "rw rootfstype=jffs2"
177
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#else /* CONFIG_SYS_USE_NANDFLASH */
Stelian Pop8e429b32008-05-08 18:52:23 +0200179
180/* bootstrap + u-boot + env + linux in nandflash */
Jean-Christophe PLAGNIOL-VILLARD51bfee12008-09-10 22:47:58 +0200181#define CONFIG_ENV_IS_IN_NAND 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200182#define CONFIG_ENV_OFFSET 0x60000
183#define CONFIG_ENV_OFFSET_REDUND 0x80000
184#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Stelian Pop8e429b32008-05-08 18:52:23 +0200185#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
186#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
187 "root=/dev/mtdblock5 " \
188 "mtdparts=at91_nand:128k(bootstrap)ro,256k(uboot)ro,128k(env1)ro,128k(env2)ro,2M(linux),-(root) " \
189 "rw rootfstype=jffs2"
190
191#endif
192
193#define CONFIG_BAUDRATE 115200
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
Stelian Pop8e429b32008-05-08 18:52:23 +0200195
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200196#define CONFIG_SYS_PROMPT "U-Boot> "
197#define CONFIG_SYS_CBSIZE 256
198#define CONFIG_SYS_MAXARGS 16
199#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
200#define CONFIG_SYS_LONGHELP 1
Stelian Pop8e429b32008-05-08 18:52:23 +0200201#define CONFIG_CMDLINE_EDITING 1
Jean-Christophe PLAGNIOL-VILLARD03bab002009-03-30 16:51:40 +0200202#define CONFIG_AUTO_COMPLETE
203#define CONFIG_SYS_HUSH_PARSER
204#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Stelian Pop8e429b32008-05-08 18:52:23 +0200205
206#define ROUND(A, B) (((A) + (B)) & ~((B) - 1))
207/*
208 * Size of malloc() pool
209 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
211#define CONFIG_SYS_GBL_DATA_SIZE 128 /* 128 bytes for initial data */
Stelian Pop8e429b32008-05-08 18:52:23 +0200212
213#define CONFIG_STACKSIZE (32*1024) /* regular stack */
214
215#ifdef CONFIG_USE_IRQ
216#error CONFIG_USE_IRQ not supported
217#endif
218
219#endif