blob: be14eb9376ff8b8d8d25c0b3c4e91e0b2d72696b [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Andre Przywara1ef92382013-09-19 18:06:42 +02002/*
3 * (C) Copyright 2013
Andre Przywaraf833e792013-10-07 10:56:51 +02004 * Andre Przywara, Linaro <andre.przywara@linaro.org>
Andre Przywara1ef92382013-09-19 18:06:42 +02005 *
6 * Routines to transition ARMv7 processors from secure into non-secure state
Andre Przywarad4296882013-09-19 18:06:45 +02007 * and from non-secure SVC into HYP mode
Andre Przywara1ef92382013-09-19 18:06:42 +02008 * needed to enable ARMv7 virtualization for current hypervisors
Andre Przywara1ef92382013-09-19 18:06:42 +02009 */
10
11#include <common.h>
12#include <asm/armv7.h>
13#include <asm/gic.h>
14#include <asm/io.h>
Marc Zyngierf510aea2014-07-12 14:24:03 +010015#include <asm/secure.h>
Andre Przywara1ef92382013-09-19 18:06:42 +020016
Andre Przywara1ef92382013-09-19 18:06:42 +020017static unsigned int read_id_pfr1(void)
18{
19 unsigned int reg;
20
21 asm("mrc p15, 0, %0, c0, c1, 1\n" : "=r"(reg));
22 return reg;
23}
24
25static unsigned long get_gicd_base_address(void)
26{
27#ifdef CONFIG_ARM_GIC_BASE_ADDRESS
28 return CONFIG_ARM_GIC_BASE_ADDRESS + GIC_DIST_OFFSET;
29#else
Andre Przywara1ef92382013-09-19 18:06:42 +020030 unsigned periphbase;
31
Andre Przywara1ef92382013-09-19 18:06:42 +020032 /* get the GIC base address from the CBAR register */
33 asm("mrc p15, 4, %0, c15, c0, 0\n" : "=r" (periphbase));
34
35 /* the PERIPHBASE can be mapped above 4 GB (lower 8 bits used to
36 * encode this). Bail out here since we cannot access this without
37 * enabling paging.
38 */
39 if ((periphbase & 0xff) != 0) {
40 printf("nonsec: PERIPHBASE is above 4 GB, no access.\n");
41 return -1;
42 }
43
44 return (periphbase & CBAR_MASK) + GIC_DIST_OFFSET;
45#endif
46}
47
Ian Campbell73169872015-04-21 07:18:36 +020048/* Define a specific version of this function to enable any available
49 * hardware protections for the reserved region */
50void __weak protect_secure_section(void) {}
51
Marc Zyngierf510aea2014-07-12 14:24:03 +010052static void relocate_secure_section(void)
53{
54#ifdef CONFIG_ARMV7_SECURE_BASE
55 size_t sz = __secure_end - __secure_start;
Stefan Agnerda91cfe2016-08-03 13:08:55 -070056 unsigned long szflush = ALIGN(sz + 1, CONFIG_SYS_CACHELINE_SIZE);
Marc Zyngierf510aea2014-07-12 14:24:03 +010057
58 memcpy((void *)CONFIG_ARMV7_SECURE_BASE, __secure_start, sz);
Stefan Agnerda91cfe2016-08-03 13:08:55 -070059
Marc Zyngierf510aea2014-07-12 14:24:03 +010060 flush_dcache_range(CONFIG_ARMV7_SECURE_BASE,
Stefan Agnerda91cfe2016-08-03 13:08:55 -070061 CONFIG_ARMV7_SECURE_BASE + szflush);
Ian Campbell73169872015-04-21 07:18:36 +020062 protect_secure_section();
Marc Zyngierf510aea2014-07-12 14:24:03 +010063 invalidate_icache_all();
64#endif
65}
66
Andre Przywaraba6a1692013-09-19 18:06:44 +020067static void kick_secondary_cpus_gic(unsigned long gicdaddr)
68{
69 /* kick all CPUs (except this one) by writing to GICD_SGIR */
70 writel(1U << 24, gicdaddr + GICD_SGIR);
71}
72
73void __weak smp_kick_all_cpus(void)
74{
tang yuantian56992742014-12-17 12:58:04 +080075 unsigned long gic_dist_addr;
76
77 gic_dist_addr = get_gicd_base_address();
78 if (gic_dist_addr == -1)
79 return;
80
Andre Przywaraba6a1692013-09-19 18:06:44 +020081 kick_secondary_cpus_gic(gic_dist_addr);
82}
83
Jan Kiszkace416fa2015-04-21 07:18:34 +020084__weak void psci_board_init(void)
85{
86}
87
Marc Zyngierf510aea2014-07-12 14:24:03 +010088int armv7_init_nonsec(void)
Andre Przywara1ef92382013-09-19 18:06:42 +020089{
90 unsigned int reg;
91 unsigned itlinesnr, i;
tang yuantian56992742014-12-17 12:58:04 +080092 unsigned long gic_dist_addr;
Andre Przywara1ef92382013-09-19 18:06:42 +020093
94 /* check whether the CPU supports the security extensions */
95 reg = read_id_pfr1();
96 if ((reg & 0xF0) == 0) {
97 printf("nonsec: Security extensions not implemented.\n");
98 return -1;
99 }
100
101 /* the SCR register will be set directly in the monitor mode handler,
102 * according to the spec one should not tinker with it in secure state
103 * in SVC mode. Do not try to read it once in non-secure state,
104 * any access to it will trap.
105 */
106
107 gic_dist_addr = get_gicd_base_address();
108 if (gic_dist_addr == -1)
109 return -1;
110
111 /* enable the GIC distributor */
112 writel(readl(gic_dist_addr + GICD_CTLR) | 0x03,
113 gic_dist_addr + GICD_CTLR);
114
115 /* TYPER[4:0] contains an encoded number of available interrupts */
116 itlinesnr = readl(gic_dist_addr + GICD_TYPER) & 0x1f;
117
118 /* set all bits in the GIC group registers to one to allow access
119 * from non-secure state. The first 32 interrupts are private per
120 * CPU and will be set later when enabling the GIC for each core
121 */
122 for (i = 1; i <= itlinesnr; i++)
123 writel((unsigned)-1, gic_dist_addr + GICD_IGROUPRn + 4 * i);
124
Jan Kiszkace416fa2015-04-21 07:18:34 +0200125 psci_board_init();
126
Peng Fan02251ee2015-02-04 18:15:09 +0800127 /*
128 * Relocate secure section before any cpu runs in secure ram.
129 * smp_kick_all_cpus may enable other cores and runs into secure
130 * ram, so need to relocate secure section before enabling other
131 * cores.
132 */
133 relocate_secure_section();
134
Marc Zyngierf510aea2014-07-12 14:24:03 +0100135#ifndef CONFIG_ARMV7_PSCI
136 smp_set_core_boot_addr((unsigned long)secure_ram_addr(_smp_pen), -1);
Andre Przywaraba6a1692013-09-19 18:06:44 +0200137 smp_kick_all_cpus();
Marc Zyngierf510aea2014-07-12 14:24:03 +0100138#endif
Andre Przywaraba6a1692013-09-19 18:06:44 +0200139
140 /* call the non-sec switching code on this CPU also */
Marc Zyngierf510aea2014-07-12 14:24:03 +0100141 secure_ram_addr(_nonsec_init)();
Andre Przywara1ef92382013-09-19 18:06:42 +0200142 return 0;
143}