blob: 79145131cfd17bc3cca81fa72b5290bf28112d48 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * Memory Setup stuff - taken from blob memsetup.S
3 *
4 * Copyright (C) 1999 2000 2001 Erik Mouw (J.A.K.Mouw@its.tudelft.nl) and
5 * Jan-Derk Bakker (J.D.Bakker@its.tudelft.nl)
6 *
7 * Modified for the TRAB board by
8 * (C) Copyright 2002
9 * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30
wdenkfe8c2802002-11-03 00:38:21 +000031#include <config.h>
32#include <version.h>
33
34
35/* some parameters for the board */
36
37/*
38 *
39 * Copied from linux/arch/arm/boot/compressed/head-s3c2400.S
40 *
41 * Copyright (C) 2001 Samsung Electronics by chc, 010406
42 *
43 * TRAB specific tweaks.
44 *
45 */
46
47/* memory controller */
48#define BWSCON 0x14000000
49
50/* Bank0 */
51#define B0_Tacs 0x0 /* 0 clk */
52#define B0_Tcos 0x0 /* 0 clk */
53#define B0_Tacc 0x7 /* 14 clk */
54#define B0_Tcoh 0x0 /* 0 clk */
55#define B0_Tah 0x0 /* 0 clk */
56#define B0_Tacp 0x0
57#define B0_PMC 0x0 /* normal */
58
59/* Bank1 - SRAM */
60#define B1_Tacs 0x0 /* 0 clk */
61#define B1_Tcos 0x0 /* 0 clk */
62#define B1_Tacc 0x7 /* 14 clk */
63#define B1_Tcoh 0x0 /* 0 clk */
64#define B1_Tah 0x0 /* 0 clk */
65#define B1_Tacp 0x0
66#define B1_PMC 0x0 /* normal */
67
68/* Bank2 - CPLD */
69#define B2_Tacs 0x0 /* 0 clk */
70#define B2_Tcos 0x4 /* 4 clk */
71#define B2_Tacc 0x7 /* 14 clk */
72#define B2_Tcoh 0x4 /* 4 clk */
73#define B2_Tah 0x0 /* 0 clk */
74#define B2_Tacp 0x0
75#define B2_PMC 0x0 /* normal */
76
77/* Bank3 - setup for the cs8900 */
78#define B3_Tacs 0x3 /* 4 clk */
79#define B3_Tcos 0x3 /* 4 clk */
80#define B3_Tacc 0x7 /* 14 clk */
81#define B3_Tcoh 0x1 /* 1 clk */
82#define B3_Tah 0x0 /* 0 clk */
83#define B3_Tacp 0x3 /* 6 clk */
84#define B3_PMC 0x0 /* normal */
85
86/* Bank4 */
87#define B4_Tacs 0x0 /* 0 clk */
88#define B4_Tcos 0x0 /* 0 clk */
89#define B4_Tacc 0x7 /* 14 clk */
90#define B4_Tcoh 0x0 /* 0 clk */
91#define B4_Tah 0x0 /* 0 clk */
92#define B4_Tacp 0x0
93#define B4_PMC 0x0 /* normal */
94
95/* Bank5 */
96#define B5_Tacs 0x0 /* 0 clk */
97#define B5_Tcos 0x0 /* 0 clk */
98#define B5_Tacc 0x7 /* 14 clk */
99#define B5_Tcoh 0x0 /* 0 clk */
100#define B5_Tah 0x0 /* 0 clk */
101#define B5_Tacp 0x0
102#define B5_PMC 0x0 /* normal */
103
104/* Bank6 */
105#define B6_MT 0x3 /* SDRAM */
106#define B6_Trcd 0x1 /* 2clk */
107#define B6_SCAN 0x0 /* 8 bit */
108
109/* Bank7 */
110#define B7_MT 0x3 /* SDRAM */
111#define B7_Trcd 0x1 /* 2clk */
112#define B7_SCAN 0x0 /* 8 bit */
113
114/* refresh parameter */
115#define REFEN 0x1 /* enable refresh */
116#define TREFMD 0x0 /* CBR(CAS before RAS)/auto refresh */
117#define Trp 0x0 /* 2 clk */
118#define Trc 0x3 /* 7 clk */
119#define Tchr 0x2 /* 3 clk */
120
121#ifdef CONFIG_TRAB_50MHZ
122#define REFCNT 1269 /* period=15.6 us, HCLK=50Mhz, (2048+1-15.6*50) */
123#else
124#define REFCNT 1011 /* period=15.6 us, HCLK=66.5Mhz, (2048+1-15.6*66.5) */
125#endif
126
127
128_TEXT_BASE:
129 .word TEXT_BASE
130
131.globl memsetup
132memsetup:
133 /* memory control configuration */
134 /* make r0 relative the current location so that it */
135 /* reads SMRDATA out of FLASH rather than memory ! */
136 ldr r0, =SMRDATA
137 ldr r1, _TEXT_BASE
138 sub r0, r0, r1
139 ldr r1, =BWSCON /* Bus Width Status Controller */
140 add r2, r0, #52
1410:
142 ldr r3, [r0], #4
143 str r3, [r1], #4
144 cmp r2, r0
145 bne 0b
146
147 /* everything is fine now */
148 mov pc, lr
149
150 .ltorg
151/* the literal pools origin */
152
153SMRDATA:
154 .word 0x2211d644 /* d->Ethernet, 6->CPLD, 4->SRAM, 4->FLASH */
155 .word ((B0_Tacs<<13)+(B0_Tcos<<11)+(B0_Tacc<<8)+(B0_Tcoh<<6)+(B0_Tah<<4)+(B0_Tacp<<2)+(B0_PMC)) /* GCS0 */
156 .word ((B1_Tacs<<13)+(B1_Tcos<<11)+(B1_Tacc<<8)+(B1_Tcoh<<6)+(B1_Tah<<4)+(B1_Tacp<<2)+(B1_PMC)) /* GCS1 */
157 .word ((B2_Tacs<<13)+(B2_Tcos<<11)+(B2_Tacc<<8)+(B2_Tcoh<<6)+(B2_Tah<<4)+(B2_Tacp<<2)+(B2_PMC)) /* GCS2 */
158 .word ((B3_Tacs<<13)+(B3_Tcos<<11)+(B3_Tacc<<8)+(B3_Tcoh<<6)+(B3_Tah<<4)+(B3_Tacp<<2)+(B3_PMC)) /* GCS3 */
159 .word ((B4_Tacs<<13)+(B4_Tcos<<11)+(B4_Tacc<<8)+(B4_Tcoh<<6)+(B4_Tah<<4)+(B4_Tacp<<2)+(B4_PMC)) /* GCS4 */
160 .word ((B5_Tacs<<13)+(B5_Tcos<<11)+(B5_Tacc<<8)+(B5_Tcoh<<6)+(B5_Tah<<4)+(B5_Tacp<<2)+(B5_PMC)) /* GCS5 */
161 .word ((B6_MT<<15)+(B6_Trcd<<2)+(B6_SCAN)) /* GCS6 */
162 .word ((B7_MT<<15)+(B7_Trcd<<2)+(B7_SCAN)) /* GCS7 */
163 .word ((REFEN<<23)+(TREFMD<<22)+(Trp<<20)+(Trc<<18)+(Tchr<<16)+REFCNT)
164 .word 0x17 /* BUSWIDTH=32, SCLK power saving mode, BANKSIZE 16M/16M */
165 .word 0x30 /* MRSR6, CL=3clk */
166 .word 0x30 /* MRSR7 */