blob: ed1845009e2c17cfffe5a54c7f85ff2dcbaf0299 [file] [log] [blame]
wdenkfe8c2802002-11-03 00:38:21 +00001/*
2 * (C) Copyright 2000, 2001, 2002
3 * Robert Schwebel, Pengutronix, r.schwebel@pengutronix.de.
4 *
5 * Configuration for the Cogent CSB226 board. For details see
6 * http://www.cogcomp.com/csb_csb226.htm
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * include/configs/csb226.h - configuration options, board specific
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
wdenk699b13a2002-11-03 18:03:52 +000034#define DEBUG 1
35
wdenkfe8c2802002-11-03 00:38:21 +000036/*
wdenkfe8c2802002-11-03 00:38:21 +000037 * High Level Configuration Options
38 * (easy to change)
39 */
Wolfgang Denk53677ef2008-05-20 16:00:29 +020040#define CONFIG_PXA250 1 /* This is an PXA250 CPU */
wdenkfe8c2802002-11-03 00:38:21 +000041#define CONFIG_CSB226 1 /* on a CSB226 board */
42
43#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
44 /* for timer/console/ethernet */
Jean-Christophe PLAGNIOL-VILLARDb3acb6c2009-04-05 13:06:31 +020045
46/* we will never enable dcache, because we have to setup MMU first */
47#define CONFIG_SYS_NO_DCACHE
48
wdenkfe8c2802002-11-03 00:38:21 +000049/*
50 * Hardware drivers
51 */
52
53/*
54 * select serial console configuration
55 */
wdenk47cd00f2003-03-06 13:39:27 +000056#define CONFIG_FFUART 1 /* we use FFUART on CSB226 */
wdenkfe8c2802002-11-03 00:38:21 +000057
58/* allow to overwrite serial and ethaddr */
59#define CONFIG_ENV_OVERWRITE
60
61#define CONFIG_BAUDRATE 19200
wdenk47cd00f2003-03-06 13:39:27 +000062#undef CONFIG_MISC_INIT_R /* not used yet */
wdenkfe8c2802002-11-03 00:38:21 +000063
wdenkfe8c2802002-11-03 00:38:21 +000064
Jon Loeliger37e4f242007-07-04 22:31:56 -050065/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -050066 * BOOTP options
67 */
68#define CONFIG_BOOTP_BOOTFILESIZE
69#define CONFIG_BOOTP_BOOTPATH
70#define CONFIG_BOOTP_GATEWAY
71#define CONFIG_BOOTP_HOSTNAME
72
73
74/*
Jon Loeliger37e4f242007-07-04 22:31:56 -050075 * Command line configuration.
76 */
77#include <config_cmd_default.h>
78
79#define CONFIG_CMD_BDI
80#define CONFIG_CMD_LOADB
81#define CONFIG_CMD_IMI
82#define CONFIG_CMD_FLASH
83#define CONFIG_CMD_MEMORY
84#define CONFIG_CMD_NET
Mike Frysingerbdab39d2009-01-28 19:08:14 -050085#define CONFIG_CMD_SAVEENV
Jon Loeliger37e4f242007-07-04 22:31:56 -050086#define CONFIG_CMD_RUN
87#define CONFIG_CMD_ASKENV
88#define CONFIG_CMD_ECHO
89#define CONFIG_CMD_DHCP
90#define CONFIG_CMD_CACHE
91
wdenkfe8c2802002-11-03 00:38:21 +000092
wdenk699b13a2002-11-03 18:03:52 +000093#define CONFIG_BOOTDELAY 3
wdenk993cad92003-06-26 22:04:09 +000094#define CONFIG_BOOTARGS "console=ttyS0,19200 ip=192.168.1.10,192.168.1.5,,255,255,255,0,csb root=/dev/nfs, ether=0,0x08000000,eth0"
wdenkfe8c2802002-11-03 00:38:21 +000095#define CONFIG_ETHADDR FF:FF:FF:FF:FF:FF
96#define CONFIG_NETMASK 255.255.255.0
97#define CONFIG_IPADDR 192.168.1.56
wdenk993cad92003-06-26 22:04:09 +000098#define CONFIG_SERVERIP 192.168.1.5
wdenk699b13a2002-11-03 18:03:52 +000099#define CONFIG_BOOTCOMMAND "bootm 0x40000"
wdenk384ae022002-11-05 00:17:55 +0000100#define CONFIG_SHOW_BOOT_PROGRESS
wdenkfe8c2802002-11-03 00:38:21 +0000101
wdenk47cd00f2003-03-06 13:39:27 +0000102#define CONFIG_CMDLINE_TAG 1
103
Jon Loeliger37e4f242007-07-04 22:31:56 -0500104#if defined(CONFIG_CMD_KGDB)
wdenk47cd00f2003-03-06 13:39:27 +0000105#define CONFIG_KGDB_BAUDRATE 19200 /* speed to run kgdb serial port */
wdenkfe8c2802002-11-03 00:38:21 +0000106#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
107#endif
108
109/*
110 * Miscellaneous configurable options
111 */
112
113/*
114 * Size of malloc() pool; this lives below the uppermost 128 KiB which are
115 * used for the RAM copy of the uboot code
116 *
117 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_MALLOC_LEN (128*1024)
119#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenkfe8c2802002-11-03 00:38:21 +0000120
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_LONGHELP /* undef to save memory */
122#define CONFIG_SYS_PROMPT "uboot> " /* Monitor Command Prompt */
123#define CONFIG_SYS_CBSIZE 128 /* Console I/O Buffer Size */
124#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
125#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
126#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkfe8c2802002-11-03 00:38:21 +0000127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
129#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
wdenkfe8c2802002-11-03 00:38:21 +0000130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#define CONFIG_SYS_LOAD_ADDR 0xa3000000 /* default load address */
wdenkfe8c2802002-11-03 00:38:21 +0000132 /* RS: where is this documented? */
133 /* RS: is this where U-Boot is */
134 /* RS: relocated to in RAM? */
135
Micha Kalfon94a33122009-02-11 19:50:11 +0200136#define CONFIG_SYS_HZ 1000
wdenkfe8c2802002-11-03 00:38:21 +0000137 /* RS: the oscillator is actually 3680130?? */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
wdenkfe8c2802002-11-03 00:38:21 +0000139 /* 0101000001 */
140 /* ^^^^^ Memory Speed 99.53 MHz */
141 /* ^^ Run Mode Speed = 2x Mem Speed */
142 /* ^^ Turbo Mode Sp. = 1x Run M. Sp. */
143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_MONITOR_LEN 0x20000 /* 128 KiB */
wdenkfe8c2802002-11-03 00:38:21 +0000145
wdenk8bde7f72003-06-27 21:31:46 +0000146 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenkfe8c2802002-11-03 00:38:21 +0000148
149/*
wdenk993cad92003-06-26 22:04:09 +0000150 * Network chip
151 */
152#define CONFIG_DRIVER_CS8900 1
153#define CS8900_BUS32 1
154#define CS8900_BASE 0x08000000
155
156/*
wdenkfe8c2802002-11-03 00:38:21 +0000157 * Stack sizes
158 *
159 * The stack sizes are set up in start.S using the settings below
160 */
161#define CONFIG_STACKSIZE (128*1024) /* regular stack */
162#ifdef CONFIG_USE_IRQ
163#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
164#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
165#endif
166
167/*
168 * Physical Memory Map
169 */
170#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
171#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
172#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
173
174#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
175#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
176
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_DRAM_BASE 0xa0000000 /* RAM starts here */
178#define CONFIG_SYS_DRAM_SIZE 0x02000000
wdenkfe8c2802002-11-03 00:38:21 +0000179
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
wdenkfe8c2802002-11-03 00:38:21 +0000181
wdenk993cad92003-06-26 22:04:09 +0000182# if 0
183/* FIXME: switch to _documented_ registers */
184/*
185 * GPIO settings
186 *
187 * GP15 == nCS1 is 1
188 * GP24 == SFRM is 1
189 * GP25 == TXD is 1
190 * GP33 == nCS5 is 1
191 * GP39 == FFTXD is 1
192 * GP41 == RTS is 1
193 * GP47 == TXD is 1
194 * GP49 == nPWE is 1
195 * GP62 == LED_B is 1
196 * GP63 == TDM_OE is 1
197 * GP78 == nCS2 is 1
198 * GP79 == nCS3 is 1
199 * GP80 == nCS4 is 1
200 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200201#define CONFIG_SYS_GPSR0_VAL 0x03008000
202#define CONFIG_SYS_GPSR1_VAL 0xC0028282
203#define CONFIG_SYS_GPSR2_VAL 0x0001C000
wdenk993cad92003-06-26 22:04:09 +0000204
205/* GP02 == DON_RST is 0
206 * GP23 == SCLK is 0
207 * GP45 == USB_ACT is 0
208 * GP60 == PLLEN is 0
209 * GP61 == LED_A is 0
210 * GP73 == SWUPD_LED is 0
211 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_GPCR0_VAL 0x00800004
213#define CONFIG_SYS_GPCR1_VAL 0x30002000
214#define CONFIG_SYS_GPCR2_VAL 0x00000100
wdenk993cad92003-06-26 22:04:09 +0000215
216/* GP00 == DON_READY is input
217 * GP01 == DON_OK is input
218 * GP02 == DON_RST is output
219 * GP03 == RESET_IND is input
220 * GP07 == RES11 is input
221 * GP09 == RES12 is input
222 * GP11 == SWUPDATE is input
223 * GP14 == nPOWEROK is input
224 * GP15 == nCS1 is output
225 * GP17 == RES22 is input
226 * GP18 == RDY is input
227 * GP23 == SCLK is output
228 * GP24 == SFRM is output
229 * GP25 == TXD is output
230 * GP26 == RXD is input
231 * GP32 == RES21 is input
232 * GP33 == nCS5 is output
233 * GP34 == FFRXD is input
234 * GP35 == CTS is input
235 * GP39 == FFTXD is output
236 * GP41 == RTS is output
237 * GP42 == USB_OK is input
238 * GP45 == USB_ACT is output
239 * GP46 == RXD is input
240 * GP47 == TXD is output
241 * GP49 == nPWE is output
242 * GP58 == nCPUBUSINT is input
243 * GP59 == LANINT is input
244 * GP60 == PLLEN is output
245 * GP61 == LED_A is output
246 * GP62 == LED_B is output
247 * GP63 == TDM_OE is output
248 * GP64 == nDSPINT is input
249 * GP65 == STRAP0 is input
250 * GP67 == STRAP1 is input
251 * GP69 == STRAP2 is input
252 * GP70 == STRAP3 is input
253 * GP71 == STRAP4 is input
254 * GP73 == SWUPD_LED is output
255 * GP78 == nCS2 is output
256 * GP79 == nCS3 is output
257 * GP80 == nCS4 is output
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_GPDR0_VAL 0x03808004
260#define CONFIG_SYS_GPDR1_VAL 0xF002A282
261#define CONFIG_SYS_GPDR2_VAL 0x0001C200
wdenk993cad92003-06-26 22:04:09 +0000262
263/* GP15 == nCS1 is AF10
264 * GP18 == RDY is AF01
265 * GP23 == SCLK is AF10
266 * GP24 == SFRM is AF10
267 * GP25 == TXD is AF10
268 * GP26 == RXD is AF01
269 * GP33 == nCS5 is AF10
270 * GP34 == FFRXD is AF01
271 * GP35 == CTS is AF01
272 * GP39 == FFTXD is AF10
273 * GP41 == RTS is AF10
274 * GP46 == RXD is AF10
275 * GP47 == TXD is AF01
276 * GP49 == nPWE is AF10
277 * GP78 == nCS2 is AF10
278 * GP79 == nCS3 is AF10
279 * GP80 == nCS4 is AF10
280 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200281#define CONFIG_SYS_GAFR0_L_VAL 0x80000000
282#define CONFIG_SYS_GAFR0_U_VAL 0x001A8010
283#define CONFIG_SYS_GAFR1_L_VAL 0x60088058
284#define CONFIG_SYS_GAFR1_U_VAL 0x00000008
285#define CONFIG_SYS_GAFR2_L_VAL 0xA0000000
286#define CONFIG_SYS_GAFR2_U_VAL 0x00000002
wdenk993cad92003-06-26 22:04:09 +0000287
288
289/* FIXME: set GPIO_RER/FER */
290
291/* RDH = 1
292 * PH = 1
293 * VFS = 1
294 * BFS = 1
295 * SSS = 1
296 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_PSSR_VAL 0x37
wdenk993cad92003-06-26 22:04:09 +0000298
299/*
300 * Memory settings
301 *
302 * This is the configuration for nCS0/1 -> flash banks
303 * configuration for nCS1:
304 * [31] 0 - Slower Device
305 * [30:28] 010 - CS deselect to CS time: 2*(2*MemClk) = 40 ns
306 * [27:24] 0101 - Address to data valid in bursts: (5+1)*MemClk = 60 ns
307 * [23:20] 1011 - " for first access: (11+2)*MemClk = 130 ns
308 * [19] 1 - 16 Bit bus width
309 * [18:16] 000 - nonburst RAM or FLASH
310 * configuration for nCS0:
311 * [15] 0 - Slower Device
312 * [14:12] 010 - CS deselect to CS time: 2*(2*MemClk) = 40 ns
313 * [11:08] 0101 - Address to data valid in bursts: (5+1)*MemClk = 60 ns
314 * [07:04] 1011 - " for first access: (11+2)*MemClk = 130 ns
315 * [03] 1 - 16 Bit bus width
316 * [02:00] 000 - nonburst RAM or FLASH
317 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_MSC0_VAL 0x25b825b8 /* flash banks */
wdenk993cad92003-06-26 22:04:09 +0000319
320/* This is the configuration for nCS2/3 -> TDM-Switch, DSP
321 * configuration for nCS3: DSP
322 * [31] 0 - Slower Device
323 * [30:28] 001 - RRR3: CS deselect to CS time: 1*(2*MemClk) = 20 ns
324 * [27:24] 0010 - RDN3: Address to data valid in bursts: (2+1)*MemClk = 30 ns
325 * [23:20] 0011 - RDF3: Address for first access: (3+1)*MemClk = 40 ns
326 * [19] 1 - 16 Bit bus width
327 * [18:16] 100 - variable latency I/O
328 * configuration for nCS2: TDM-Switch
329 * [15] 0 - Slower Device
330 * [14:12] 101 - RRR2: CS deselect to CS time: 5*(2*MemClk) = 100 ns
331 * [11:08] 1001 - RDN2: Address to data valid in bursts: (9+1)*MemClk = 100 ns
332 * [07:04] 0011 - RDF2: Address for first access: (3+1)*MemClk = 40 ns
333 * [03] 1 - 16 Bit bus width
334 * [02:00] 100 - variable latency I/O
335 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_MSC1_VAL 0x123C593C /* TDM switch, DSP */
wdenk993cad92003-06-26 22:04:09 +0000337
338/* This is the configuration for nCS4/5 -> ExtBus, LAN Controller
339 *
340 * configuration for nCS5: LAN Controller
341 * [31] 0 - Slower Device
342 * [30:28] 001 - RRR5: CS deselect to CS time: 1*(2*MemClk) = 20 ns
343 * [27:24] 0010 - RDN5: Address to data valid in bursts: (2+1)*MemClk = 30 ns
344 * [23:20] 0011 - RDF5: Address for first access: (3+1)*MemClk = 40 ns
345 * [19] 1 - 16 Bit bus width
346 * [18:16] 100 - variable latency I/O
347 * configuration for nCS4: ExtBus
348 * [15] 0 - Slower Device
349 * [14:12] 110 - RRR4: CS deselect to CS time: 6*(2*MemClk) = 120 ns
350 * [11:08] 1100 - RDN4: Address to data valid in bursts: (12+1)*MemClk = 130 ns
351 * [07:04] 1101 - RDF4: Address for first access: 13->(15+1)*MemClk = 160 ns
352 * [03] 1 - 16 Bit bus width
353 * [02:00] 100 - variable latency I/O
354 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_MSC2_VAL 0x123C6CDC /* extra bus, LAN controller */
wdenk993cad92003-06-26 22:04:09 +0000356
357/* MDCNFG: SDRAM Configuration Register
358 *
359 * [31:29] 000 - reserved
360 * [28] 0 - no SA1111 compatiblity mode
361 * [27] 0 - latch return data with return clock
362 * [26] 0 - alternate addressing for pair 2/3
363 * [25:24] 00 - timings
364 * [23] 0 - internal banks in lower partition 2/3 (not used)
365 * [22:21] 00 - row address bits for partition 2/3 (not used)
366 * [20:19] 00 - column address bits for partition 2/3 (not used)
367 * [18] 0 - SDRAM partition 2/3 width is 32 bit
368 * [17] 0 - SDRAM partition 3 disabled
369 * [16] 0 - SDRAM partition 2 disabled
370 * [15:13] 000 - reserved
371 * [12] 1 - SA1111 compatiblity mode
372 * [11] 1 - latch return data with return clock
373 * [10] 0 - no alternate addressing for pair 0/1
374 * [09:08] 01 - tRP=2*MemClk CL=2 tRCD=2*MemClk tRAS=5*MemClk tRC=8*MemClk
375 * [7] 1 - 4 internal banks in lower partition pair
376 * [06:05] 10 - 13 row address bits for partition 0/1
377 * [04:03] 01 - 9 column address bits for partition 0/1
378 * [02] 0 - SDRAM partition 0/1 width is 32 bit
379 * [01] 0 - disable SDRAM partition 1
380 * [00] 1 - enable SDRAM partition 0
381 */
382/* use the configuration above but disable partition 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_MDCNFG_VAL 0x000019c8
wdenk993cad92003-06-26 22:04:09 +0000384
385/* MDREFR: SDRAM Refresh Control Register
386 *
387 * [32:26] 0 - reserved
388 * [25] 0 - K2FREE: not free running
389 * [24] 0 - K1FREE: not free running
390 * [23] 1 - K0FREE: not free running
391 * [22] 0 - SLFRSH: self refresh disabled
392 * [21] 0 - reserved
393 * [20] 0 - APD: no auto power down
394 * [19] 0 - K2DB2: SDCLK2 is MemClk
395 * [18] 0 - K2RUN: disable SDCLK2
396 * [17] 0 - K1DB2: SDCLK1 is MemClk
397 * [16] 1 - K1RUN: enable SDCLK1
398 * [15] 1 - E1PIN: SDRAM clock enable
399 * [14] 1 - K0DB2: SDCLK0 is MemClk
400 * [13] 0 - K0RUN: disable SDCLK0
401 * [12] 1 - E0PIN: disable SDCKE0
402 * [11:00] 000000011000 - (64ms/8192)*MemClkFreq/32 = 24
403 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200404#define CONFIG_SYS_MDREFR_VAL 0x0081D018
wdenk993cad92003-06-26 22:04:09 +0000405
406/* MDMRS: Mode Register Set Configuration Register
407 *
408 * [31] 0 - reserved
409 * [30:23] 00000000- MDMRS2: SDRAM2/3 MRS Value. (not used)
410 * [22:20] 000 - MDCL2: SDRAM2/3 Cas Latency. (not used)
411 * [19] 0 - MDADD2: SDRAM2/3 burst Type. Fixed to sequential. (not used)
412 * [18:16] 010 - MDBL2: SDRAM2/3 burst Length. Fixed to 4. (not used)
413 * [15] 0 - reserved
414 * [14:07] 00000000- MDMRS0: SDRAM0/1 MRS Value.
415 * [06:04] 010 - MDCL0: SDRAM0/1 Cas Latency.
416 * [03] 0 - MDADD0: SDRAM0/1 burst Type. Fixed to sequential.
417 * [02:00] 010 - MDBL0: SDRAM0/1 burst Length. Fixed to 4.
418 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200419#define CONFIG_SYS_MDMRS_VAL 0x00020022
wdenk993cad92003-06-26 22:04:09 +0000420
421/*
422 * PCMCIA and CF Interfaces
423 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424#define CONFIG_SYS_MECR_VAL 0x00000000
425#define CONFIG_SYS_MCMEM0_VAL 0x00000000
426#define CONFIG_SYS_MCMEM1_VAL 0x00000000
427#define CONFIG_SYS_MCATT0_VAL 0x00000000
428#define CONFIG_SYS_MCATT1_VAL 0x00000000
429#define CONFIG_SYS_MCIO0_VAL 0x00000000
430#define CONFIG_SYS_MCIO1_VAL 0x00000000
wdenk993cad92003-06-26 22:04:09 +0000431#endif
432
wdenkfe8c2802002-11-03 00:38:21 +0000433/*
434 * GPIO settings
435 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_GPSR0_VAL 0xFFFFFFFF
437#define CONFIG_SYS_GPSR1_VAL 0xFFFFFFFF
438#define CONFIG_SYS_GPSR2_VAL 0xFFFFFFFF
439#define CONFIG_SYS_GPCR0_VAL 0x08022080
440#define CONFIG_SYS_GPCR1_VAL 0x00000000
441#define CONFIG_SYS_GPCR2_VAL 0x00000000
442#define CONFIG_SYS_GPDR0_VAL 0xCD82A878
443#define CONFIG_SYS_GPDR1_VAL 0xFCFFAB80
444#define CONFIG_SYS_GPDR2_VAL 0x0001FFFF
445#define CONFIG_SYS_GAFR0_L_VAL 0x80000000
446#define CONFIG_SYS_GAFR0_U_VAL 0xA5254010
447#define CONFIG_SYS_GAFR1_L_VAL 0x599A9550
448#define CONFIG_SYS_GAFR1_U_VAL 0xAAA5AAAA
449#define CONFIG_SYS_GAFR2_L_VAL 0xAAAAAAAA
450#define CONFIG_SYS_GAFR2_U_VAL 0x00000002
wdenkfe8c2802002-11-03 00:38:21 +0000451
452/* FIXME: set GPIO_RER/FER */
453
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_PSSR_VAL 0x20
wdenkfe8c2802002-11-03 00:38:21 +0000455
456/*
457 * Memory settings
458 */
wdenk993cad92003-06-26 22:04:09 +0000459
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200460#define CONFIG_SYS_MSC0_VAL 0x2ef15af0
461#define CONFIG_SYS_MSC1_VAL 0x00003ff4
462#define CONFIG_SYS_MSC2_VAL 0x7ff07ff0
463#define CONFIG_SYS_MDCNFG_VAL 0x09a909a9
464#define CONFIG_SYS_MDREFR_VAL 0x038ff030
465#define CONFIG_SYS_MDMRS_VAL 0x00220022
wdenkfe8c2802002-11-03 00:38:21 +0000466
467/*
468 * PCMCIA and CF Interfaces
469 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200470#define CONFIG_SYS_MECR_VAL 0x00000000
471#define CONFIG_SYS_MCMEM0_VAL 0x00000000
472#define CONFIG_SYS_MCMEM1_VAL 0x00000000
473#define CONFIG_SYS_MCATT0_VAL 0x00000000
474#define CONFIG_SYS_MCATT1_VAL 0x00000000
475#define CONFIG_SYS_MCIO0_VAL 0x00000000
476#define CONFIG_SYS_MCIO1_VAL 0x00000000
wdenkfe8c2802002-11-03 00:38:21 +0000477
wdenk384ae022002-11-05 00:17:55 +0000478#define CSB226_USER_LED0 0x00000008
479#define CSB226_USER_LED1 0x00000010
480#define CSB226_USER_LED2 0x00000020
481
wdenkfe8c2802002-11-03 00:38:21 +0000482
483/*
484 * FLASH and environment organization
485 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200486#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
487#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sect. on one chip */
wdenkfe8c2802002-11-03 00:38:21 +0000488
489/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200490#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
491#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenkfe8c2802002-11-03 00:38:21 +0000492
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200493#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200494#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x1C000)
wdenkfe8c2802002-11-03 00:38:21 +0000495 /* Addr of Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200496#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
wdenkfe8c2802002-11-03 00:38:21 +0000497
498#endif /* __CONFIG_H */