blob: c7991cd034ee7049d5da1a61cecdcd950cc9dd56 [file] [log] [blame]
Stelian Pop39cf4802008-05-09 21:57:18 +02001/*
2 * Driver for AT91/AT32 LCD Controller
3 *
4 * Copyright (C) 2007 Atmel Corporation
5 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop39cf4802008-05-09 21:57:18 +02007 */
8
9#include <common.h>
10#include <asm/io.h>
Stelian Pop39cf4802008-05-09 21:57:18 +020011#include <asm/arch/gpio.h>
12#include <asm/arch/clk.h>
13#include <lcd.h>
14#include <atmel_lcdc.h>
15
Stelian Pop39cf4802008-05-09 21:57:18 +020016/* configurable parameters */
17#define ATMEL_LCDC_CVAL_DEFAULT 0xc8
18#define ATMEL_LCDC_DMA_BURST_LEN 8
Mark Jackson6bbced62009-06-29 15:59:10 +010019#ifndef ATMEL_LCDC_GUARD_TIME
20#define ATMEL_LCDC_GUARD_TIME 1
21#endif
Stelian Pop39cf4802008-05-09 21:57:18 +020022
23#if defined(CONFIG_AT91SAM9263) || defined(CONFIG_AT91CAP9)
24#define ATMEL_LCDC_FIFO_SIZE 2048
25#else
26#define ATMEL_LCDC_FIFO_SIZE 512
27#endif
28
29#define lcdc_readl(mmio, reg) __raw_readl((mmio)+(reg))
30#define lcdc_writel(mmio, reg, val) __raw_writel((val), (mmio)+(reg))
31
Nikita Kiryanov38b55082015-02-03 13:32:21 +020032ushort *configuration_get_cmap(void)
33{
34 return (ushort *)(panel_info.mmio + ATMEL_LCDC_LUT(0));
35}
36
Nikita Kiryanovb3d12e92015-02-03 13:32:22 +020037#if defined(CONFIG_BMP_16BPP) && defined(CONFIG_ATMEL_LCD_BGR555)
38void fb_put_word(uchar **fb, uchar **from)
39{
40 *(*fb)++ = (((*from)[0] & 0x1f) << 2) | ((*from)[1] & 0x03);
41 *(*fb)++ = ((*from)[0] & 0xe0) | (((*from)[1] & 0x7c) >> 2);
42 *from += 2;
43}
44#endif
45
Stelian Pop39cf4802008-05-09 21:57:18 +020046void lcd_setcolreg(ushort regno, ushort red, ushort green, ushort blue)
47{
48#if defined(CONFIG_ATMEL_LCD_BGR555)
49 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno),
50 (red >> 3) | ((green & 0xf8) << 2) | ((blue & 0xf8) << 7));
51#else
52 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LUT(regno),
53 (blue >> 3) | ((green & 0xfc) << 3) | ((red & 0xf8) << 8));
54#endif
55}
56
57void lcd_ctrl_init(void *lcdbase)
58{
59 unsigned long value;
60
61 /* Turn off the LCD controller and the DMA controller */
62 lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON,
Mark Jackson6bbced62009-06-29 15:59:10 +010063 ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET);
Stelian Pop39cf4802008-05-09 21:57:18 +020064
65 /* Wait for the LCDC core to become idle */
66 while (lcdc_readl(panel_info.mmio, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
67 udelay(10);
68
69 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, 0);
70
71 /* Reset LCDC DMA */
72 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMARST);
73
74 /* ...set frame size and burst length = 8 words (?) */
75 value = (panel_info.vl_col * panel_info.vl_row *
76 NBITS(panel_info.vl_bpix)) / 32;
77 value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
78 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMAFRMCFG, value);
79
80 /* Set pixel clock */
81 value = get_lcdc_clk_rate(0) / panel_info.vl_clk;
82 if (get_lcdc_clk_rate(0) % panel_info.vl_clk)
83 value++;
84 value = (value / 2) - 1;
85
86 if (!value) {
87 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
88 } else
89 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON1,
90 value << ATMEL_LCDC_CLKVAL_OFFSET);
91
92 /* Initialize control register 2 */
Stefan Roesef2302d42008-08-06 14:05:38 +020093#ifdef CONFIG_AVR32
94 value = ATMEL_LCDC_MEMOR_BIG | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE;
95#else
Stelian Pop39cf4802008-05-09 21:57:18 +020096 value = ATMEL_LCDC_MEMOR_LITTLE | ATMEL_LCDC_CLKMOD_ALWAYSACTIVE;
Stefan Roesef2302d42008-08-06 14:05:38 +020097#endif
Stelian Pop39cf4802008-05-09 21:57:18 +020098 if (panel_info.vl_tft)
99 value |= ATMEL_LCDC_DISTYPE_TFT;
100
Haavard Skinnemoen70dbc542008-09-01 16:21:19 +0200101 value |= panel_info.vl_sync;
Stelian Pop39cf4802008-05-09 21:57:18 +0200102 value |= (panel_info.vl_bpix << 5);
103 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDCON2, value);
104
105 /* Vertical timing */
106 value = (panel_info.vl_vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
107 value |= panel_info.vl_upper_margin << ATMEL_LCDC_VBP_OFFSET;
108 value |= panel_info.vl_lower_margin;
109 lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM1, value);
110
111 /* Horizontal timing */
112 value = (panel_info.vl_right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
113 value |= (panel_info.vl_hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
114 value |= (panel_info.vl_left_margin - 1);
115 lcdc_writel(panel_info.mmio, ATMEL_LCDC_TIM2, value);
116
117 /* Display size */
118 value = (panel_info.vl_col - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
119 value |= panel_info.vl_row - 1;
120 lcdc_writel(panel_info.mmio, ATMEL_LCDC_LCDFRMCFG, value);
121
122 /* FIFO Threshold: Use formula from data sheet */
123 value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
124 lcdc_writel(panel_info.mmio, ATMEL_LCDC_FIFO, value);
125
126 /* Toggle LCD_MODE every frame */
127 lcdc_writel(panel_info.mmio, ATMEL_LCDC_MVAL, 0);
128
129 /* Disable all interrupts */
130 lcdc_writel(panel_info.mmio, ATMEL_LCDC_IDR, ~0UL);
131
132 /* Set contrast */
133 value = ATMEL_LCDC_PS_DIV8 |
Stelian Pop39cf4802008-05-09 21:57:18 +0200134 ATMEL_LCDC_ENA_PWMENABLE;
Alexander Steincdfcedb2010-07-20 08:55:40 +0200135 if (!panel_info.vl_cont_pol_low)
136 value |= ATMEL_LCDC_POL_POSITIVE;
Stelian Pop39cf4802008-05-09 21:57:18 +0200137 lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_CTR, value);
138 lcdc_writel(panel_info.mmio, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
139
140 /* Set framebuffer DMA base address and pixel offset */
141 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMABADDR1, (u_long)lcdbase);
142
143 lcdc_writel(panel_info.mmio, ATMEL_LCDC_DMACON, ATMEL_LCDC_DMAEN);
144 lcdc_writel(panel_info.mmio, ATMEL_LCDC_PWRCON,
Mark Jackson6bbced62009-06-29 15:59:10 +0100145 (ATMEL_LCDC_GUARD_TIME << ATMEL_LCDC_GUARDT_OFFSET) | ATMEL_LCDC_PWR);
Stelian Pop39cf4802008-05-09 21:57:18 +0200146}
147
148ulong calc_fbsize(void)
149{
150 return ((panel_info.vl_col * panel_info.vl_row *
151 NBITS(panel_info.vl_bpix)) / 8) + PAGE_SIZE;
152}