Stephen Warren | 89c1e2d | 2016-06-17 09:43:58 -0600 | [diff] [blame] | 1 | menu "Reset Controller Support" |
| 2 | |
| 3 | config DM_RESET |
| 4 | bool "Enable reset controllers using Driver Model" |
| 5 | depends on DM && OF_CONTROL |
| 6 | help |
| 7 | Enable support for the reset controller driver class. Many hardware |
| 8 | modules are equipped with a reset signal, typically driven by some |
| 9 | reset controller hardware module within the chip. In U-Boot, reset |
| 10 | controller drivers allow control over these reset signals. In some |
| 11 | cases this API is applicable to chips outside the CPU as well, |
| 12 | although driving such reset isgnals using GPIOs may be more |
| 13 | appropriate in this case. |
| 14 | |
Stephen Warren | 4581b71 | 2016-06-17 09:43:59 -0600 | [diff] [blame] | 15 | config SANDBOX_RESET |
| 16 | bool "Enable the sandbox reset test driver" |
| 17 | depends on DM_MAILBOX && SANDBOX |
| 18 | help |
| 19 | Enable support for a test reset controller implementation, which |
| 20 | simply accepts requests to reset various HW modules without actually |
| 21 | doing anything beyond a little error checking. |
| 22 | |
Patrice Chotard | 584861f | 2017-03-22 10:54:03 +0100 | [diff] [blame] | 23 | config STI_RESET |
| 24 | bool "Enable the STi reset" |
| 25 | depends on ARCH_STI |
| 26 | help |
| 27 | Support for reset controllers on STMicroelectronics STiH407 family SoCs. |
| 28 | Say Y if you want to control reset signals provided by system config |
| 29 | block. |
| 30 | |
Patrice Chotard | 23a0641 | 2017-09-13 18:00:07 +0200 | [diff] [blame] | 31 | config STM32_RESET |
| 32 | bool "Enable the STM32 reset" |
Trevor Woerner | 71f6354 | 2020-05-06 08:02:42 -0400 | [diff] [blame] | 33 | depends on ARCH_STM32 || ARCH_STM32MP |
Patrice Chotard | 23a0641 | 2017-09-13 18:00:07 +0200 | [diff] [blame] | 34 | help |
| 35 | Support for reset controllers on STMicroelectronics STM32 family SoCs. |
Trevor Woerner | 1bc5d3a | 2020-05-06 08:02:43 -0400 | [diff] [blame] | 36 | This reset driver is compatible with STM32 F4/F7 and H7 SoCs. |
Patrice Chotard | 23a0641 | 2017-09-13 18:00:07 +0200 | [diff] [blame] | 37 | |
Stephen Warren | fe60f06 | 2016-09-13 10:45:58 -0600 | [diff] [blame] | 38 | config TEGRA_CAR_RESET |
| 39 | bool "Enable Tegra CAR-based reset driver" |
| 40 | depends on TEGRA_CAR |
| 41 | help |
| 42 | Enable support for manipulating Tegra's on-SoC reset signals via |
| 43 | direct register access to the Tegra CAR (Clock And Reset controller). |
| 44 | |
Stephen Warren | 4dd99d1 | 2016-08-08 11:28:25 -0600 | [diff] [blame] | 45 | config TEGRA186_RESET |
| 46 | bool "Enable Tegra186 BPMP-based reset driver" |
| 47 | depends on TEGRA186_BPMP |
| 48 | help |
| 49 | Enable support for manipulating Tegra's on-SoC reset signals via IPC |
| 50 | requests to the BPMP (Boot and Power Management Processor). |
| 51 | |
Andreas Dannenberg | 65c8a79 | 2018-08-27 15:57:41 +0530 | [diff] [blame] | 52 | config RESET_TI_SCI |
| 53 | bool "TI System Control Interface (TI SCI) reset driver" |
| 54 | depends on DM_RESET && TI_SCI_PROTOCOL |
| 55 | help |
| 56 | This enables the reset driver support over TI System Control Interface |
| 57 | available on some new TI's SoCs. If you wish to use reset resources |
| 58 | managed by the TI System Controller, say Y here. Otherwise, say N. |
| 59 | |
Álvaro Fernández Rojas | 18393f7 | 2017-05-03 15:10:21 +0200 | [diff] [blame] | 60 | config RESET_BCM6345 |
| 61 | bool "Reset controller driver for BCM6345" |
| 62 | depends on DM_RESET && ARCH_BMIPS |
| 63 | help |
| 64 | Support reset controller on BCM6345. |
| 65 | |
Masahiro Yamada | 4fb96c4 | 2016-10-08 13:25:31 +0900 | [diff] [blame] | 66 | config RESET_UNIPHIER |
| 67 | bool "Reset controller driver for UniPhier SoCs" |
| 68 | depends on ARCH_UNIPHIER |
| 69 | default y |
| 70 | help |
| 71 | Support for reset controllers on UniPhier SoCs. |
| 72 | Say Y if you want to control reset signals provided by System Control |
| 73 | block, Media I/O block, Peripheral Block. |
| 74 | |
Chia-Wei, Wang | b2424cd | 2020-10-15 10:25:14 +0800 | [diff] [blame] | 75 | config RESET_AST2500 |
maxims@google.com | 858d497 | 2017-04-17 12:00:24 -0700 | [diff] [blame] | 76 | bool "Reset controller driver for AST2500 SoCs" |
Chia-Wei, Wang | 611a28c | 2020-10-15 10:25:13 +0800 | [diff] [blame] | 77 | depends on DM_RESET |
maxims@google.com | 858d497 | 2017-04-17 12:00:24 -0700 | [diff] [blame] | 78 | default y if ASPEED_AST2500 |
| 79 | help |
Chia-Wei, Wang | 611a28c | 2020-10-15 10:25:13 +0800 | [diff] [blame] | 80 | Support for reset controller on AST2500 SoC. |
| 81 | Say Y if you want to control reset signals of different peripherals |
| 82 | through System Control Unit (SCU). |
maxims@google.com | 858d497 | 2017-04-17 12:00:24 -0700 | [diff] [blame] | 83 | |
Elaine Zhang | 760188c | 2017-12-19 18:22:37 +0800 | [diff] [blame] | 84 | config RESET_ROCKCHIP |
| 85 | bool "Reset controller driver for Rockchip SoCs" |
| 86 | depends on DM_RESET && ARCH_ROCKCHIP && CLK |
| 87 | default y |
| 88 | help |
| 89 | Support for reset controller on rockchip SoC. The main limitation |
| 90 | though is that some reset signals, like I2C or MISC reset multiple |
| 91 | devices. |
| 92 | |
Eugeniy Paltsev | c597e24 | 2019-10-08 19:29:30 +0300 | [diff] [blame] | 93 | config RESET_HSDK |
| 94 | bool "Synopsys HSDK Reset Driver" |
| 95 | depends on DM_RESET && TARGET_HSDK |
| 96 | default y |
| 97 | help |
| 98 | This enables the reset controller driver for HSDK board. |
| 99 | |
Neil Armstrong | 20367bb | 2018-03-29 14:55:25 +0200 | [diff] [blame] | 100 | config RESET_MESON |
| 101 | bool "Reset controller driver for Amlogic Meson SoCs" |
| 102 | depends on DM_RESET && ARCH_MESON |
| 103 | imply REGMAP |
| 104 | default y |
| 105 | help |
| 106 | Support for reset controller on Amlogic Meson SoC. |
| 107 | |
Dinh Nguyen | 2ac7188 | 2018-04-04 17:18:20 -0500 | [diff] [blame] | 108 | config RESET_SOCFPGA |
| 109 | bool "Reset controller driver for SoCFPGA" |
| 110 | depends on DM_RESET && ARCH_SOCFPGA |
| 111 | default y |
| 112 | help |
| 113 | Support for reset controller on SoCFPGA platform. |
| 114 | |
Weijie Gao | 3e066bc | 2018-12-20 16:12:51 +0800 | [diff] [blame] | 115 | config RESET_MEDIATEK |
| 116 | bool "Reset controller driver for MediaTek SoCs" |
| 117 | depends on DM_RESET && ARCH_MEDIATEK && CLK |
| 118 | default y |
| 119 | help |
| 120 | Support for reset controller on MediaTek SoCs. |
| 121 | |
Weijie Gao | f7ae6b6 | 2019-09-25 17:45:29 +0800 | [diff] [blame] | 122 | config RESET_MTMIPS |
| 123 | bool "Reset controller driver for MediaTek MIPS platform" |
| 124 | depends on DM_RESET && ARCH_MTMIPS |
| 125 | default y |
| 126 | help |
| 127 | Support for reset controller on MediaTek MIPS platform. |
| 128 | |
Jagan Teki | 99ba430 | 2019-01-18 22:18:13 +0530 | [diff] [blame] | 129 | config RESET_SUNXI |
| 130 | bool "RESET support for Allwinner SoCs" |
| 131 | depends on DM_RESET && ARCH_SUNXI |
| 132 | default y |
| 133 | help |
| 134 | This enables support for common reset driver for |
| 135 | Allwinner SoCs. |
| 136 | |
Shawn Guo | f5e6c16 | 2019-03-20 15:32:39 +0800 | [diff] [blame] | 137 | config RESET_HISILICON |
| 138 | bool "Reset controller driver for HiSilicon SoCs" |
| 139 | depends on DM_RESET |
| 140 | help |
| 141 | Support for reset controller on HiSilicon SoCs. |
| 142 | |
Patrick Wildt | 6300dc4 | 2019-10-03 16:08:35 +0200 | [diff] [blame] | 143 | config RESET_IMX7 |
| 144 | bool "i.MX7/8 Reset Driver" |
| 145 | depends on DM_RESET && (ARCH_MX7 || ARCH_IMX8M) |
| 146 | default y |
| 147 | help |
| 148 | Support for reset controller on i.MX7/8 SoCs. |
| 149 | |
Robert Marko | 8ef7df5 | 2020-09-10 16:00:02 +0200 | [diff] [blame] | 150 | config RESET_IPQ419 |
| 151 | bool "Reset driver for Qualcomm IPQ40xx SoCs" |
| 152 | depends on DM_RESET && ARCH_IPQ40XX |
| 153 | default y |
| 154 | help |
| 155 | Support for reset controller on Qualcomm |
| 156 | IPQ40xx SoCs. |
| 157 | |
Sagar Shrikant Kadam | ed50d3f | 2020-07-29 02:36:14 -0700 | [diff] [blame] | 158 | config RESET_SIFIVE |
| 159 | bool "Reset Driver for SiFive SoC's" |
| 160 | depends on DM_RESET && CLK_SIFIVE_FU540_PRCI && TARGET_SIFIVE_FU540 |
| 161 | default y |
| 162 | help |
| 163 | PRCI module within SiFive SoC's provides mechanism to reset |
| 164 | different hw blocks like DDR, gemgxl. With this driver we leverage |
| 165 | U-Boot's reset framework to reset these hardware blocks. |
| 166 | |
Sean Anderson | 038b13e | 2020-06-24 06:41:14 -0400 | [diff] [blame] | 167 | config RESET_SYSCON |
| 168 | bool "Enable generic syscon reset driver support" |
| 169 | depends on DM_RESET |
| 170 | help |
| 171 | Support generic syscon mapped register reset devices. |
Nicolas Saenz Julienne | f676eb2 | 2020-06-29 18:37:23 +0200 | [diff] [blame] | 172 | |
| 173 | config RESET_RASPBERRYPI |
| 174 | bool "Raspberry Pi 4 Firmware Reset Controller Driver" |
| 175 | depends on DM_RESET && ARCH_BCM283X |
| 176 | default USB_XHCI_PCI |
| 177 | help |
| 178 | Raspberry Pi 4's co-processor controls some of the board's HW |
| 179 | initialization process, but it's up to Linux to trigger it when |
| 180 | relevant. This driver provides a reset controller capable of |
| 181 | interfacing with RPi4's co-processor and model these firmware |
| 182 | initialization routines as reset lines. |
Etienne Carriere | 34d76fe | 2020-09-09 18:44:06 +0200 | [diff] [blame] | 183 | |
| 184 | config RESET_SCMI |
| 185 | bool "Enable SCMI reset domain driver" |
| 186 | select SCMI_FIRMWARE |
| 187 | help |
| 188 | Enable this option if you want to support reset controller |
| 189 | devices exposed by a SCMI agent based on SCMI reset domain |
| 190 | protocol communication with a SCMI server. |
Stephen Warren | 89c1e2d | 2016-06-17 09:43:58 -0600 | [diff] [blame] | 191 | endmenu |