blob: e7f73872eedd00bfda45bb8557df7a2b5b0e1df5 [file] [log] [blame]
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +09001/*
2 * Configuation settings for the Renesas Technology RSK 7203
3 *
4 * Copyright (C) 2008 Nobuhiro Iwamatsu
5 * Copyright (C) 2008 Renesas Solutions Corp.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +09008 */
9
10#ifndef __RSK7203_H
11#define __RSK7203_H
12
13#undef DEBUG
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090014#define CONFIG_CPU_SH7203 1
15#define CONFIG_RSK7203 1
16
17#define CONFIG_CMD_FLASH
18#define CONFIG_CMD_NET
19#define CONFIG_CMD_NFS
20#define CONFIG_CMD_PING
Mike Frysingerbdab39d2009-01-28 19:08:14 -050021#define CONFIG_CMD_SAVEENV
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090022#define CONFIG_CMD_SDRAM
23#define CONFIG_CMD_MEMORY
24#define CONFIG_CMD_CACHE
25
26#define CONFIG_BAUDRATE 115200
27#define CONFIG_BOOTARGS "console=ttySC0,115200"
28#define CONFIG_LOADADDR 0x0C100000 /* RSK7203_SDRAM_BASE + 1MB */
29
30#define CONFIG_VERSION_VARIABLE
31#undef CONFIG_SHOW_BOOT_PROGRESS
32
33/* MEMORY */
34#define RSK7203_SDRAM_BASE 0x0C000000
35#define RSK7203_FLASH_BASE_1 0x20000000 /* Non cache */
36#define RSK7203_FLASH_BANK_SIZE (4 * 1024 * 1024)
37
Nobuhiro Iwamatsu4f9a5b02011-01-17 20:51:55 +090038#define CONFIG_SYS_TEXT_BASE 0x0C7C0000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020039#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040#define CONFIG_SYS_CBSIZE 256 /* Buffer size for input from the Console */
41#define CONFIG_SYS_PBSIZE 256 /* Buffer size for Console output */
42#define CONFIG_SYS_MAXARGS 16 /* max args accepted for monitor commands */
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090043/* Buffer size for Boot Arguments passed to kernel */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020044#define CONFIG_SYS_BARGSIZE 512
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090045/* List of legal baudrate settings for this board */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090047
48/* SCIF */
Nobuhiro Iwamatsu6f3d8bb2008-08-28 14:52:23 +090049#define CONFIG_SCIF_CONSOLE 1
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090050#define CONFIG_CONS_SCIF0 1
51
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052#define CONFIG_SYS_MEMTEST_START RSK7203_SDRAM_BASE
53#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + (3 * 1024 * 1024))
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090054
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020055#define CONFIG_SYS_SDRAM_BASE RSK7203_SDRAM_BASE
56#define CONFIG_SYS_SDRAM_SIZE (32 * 1024 * 1024)
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090057
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020058#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 1024 * 1024)
59#define CONFIG_SYS_MONITOR_BASE RSK7203_FLASH_BASE_1
60#define CONFIG_SYS_MONITOR_LEN (128 * 1024)
61#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020062#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090063
64/* FLASH */
Nobuhiro Iwamatsu6f3d8bb2008-08-28 14:52:23 +090065#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020066#define CONFIG_SYS_FLASH_CFI
67#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
68#undef CONFIG_SYS_FLASH_QUIET_TEST
69#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
70#define CONFIG_SYS_FLASH_BASE RSK7203_FLASH_BASE_1
71#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
72#define CONFIG_SYS_MAX_FLASH_SECT 64
73#define CONFIG_SYS_MAX_FLASH_BANKS 1
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090074
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +020075#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020076#define CONFIG_ENV_SECT_SIZE (64 * 1024)
77#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020078#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
79#define CONFIG_SYS_FLASH_ERASE_TOUT 12000
80#define CONFIG_SYS_FLASH_WRITE_TOUT 500
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090081
82/* Board Clock */
83#define CONFIG_SYS_CLK_FREQ 33333333
Nobuhiro Iwamatsu684a5012013-08-21 16:11:21 +090084#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
85#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090086#define CMT_CLK_DIVIDER 32 /* 8 (default), 32, 128 or 512 */
Nobuhiro Iwamatsu8f0960e2014-01-08 14:57:30 +090087#define CONFIG_SH_CMT_CLK_FREQ (CONFIG_SYS_CLK_FREQ / CMT_CLK_DIVIDER)
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090088
Nobuhiro Iwamatsu05c7e902008-10-14 11:10:59 +090089/* Network interface */
Ben Warren736fead2009-07-20 22:01:11 -070090#define CONFIG_SMC911X
91#define CONFIG_SMC911X_16_BIT
92#define CONFIG_SMC911X_BASE (0x24000000)
Nobuhiro Iwamatsu05c7e902008-10-14 11:10:59 +090093
Nobuhiro Iwamatsuc655fad2008-08-31 23:02:04 +090094#endif /* __RSK7203_H */