blob: c2fdc4daf6fb5b6666f2e20d7f234d5c6495ee36 [file] [log] [blame]
York Sunf749db32014-06-23 15:15:56 -07001/*
2 * Copyright 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_EMU_H
8#define __LS2_EMU_H
9
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053010#include "ls2080a_common.h"
York Sunf749db32014-06-23 15:15:56 -070011
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070012#define CONFIG_SYS_CLK_FREQ 100000000
13#define CONFIG_DDR_CLK_FREQ 133333333
14
York Sunf749db32014-06-23 15:15:56 -070015#define CONFIG_DDR_SPD
16#define CONFIG_SYS_FSL_DDR_EMU /* Support emulator */
17#define SPD_EEPROM_ADDRESS1 0x51
18#define SPD_EEPROM_ADDRESS2 0x52
York Sund9c68b12014-08-13 10:21:05 -070019#define SPD_EEPROM_ADDRESS3 0x53
York Sunf749db32014-06-23 15:15:56 -070020#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
21#define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD on I2C bus 1 */
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070022#define CONFIG_DIMM_SLOTS_PER_CTLR 1
23#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053024#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070025#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053026#endif
York Sunf749db32014-06-23 15:15:56 -070027
York Sun4f2532c2015-01-06 13:19:01 -080028#define CONFIG_FSL_DDR_SYNC_REFRESH
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070029
30#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
31#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
32/*
33 * NOR Flash Timing Params
34 */
35#define CONFIG_SYS_NOR0_CSPR \
36 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
37 CSPR_PORT_SIZE_16 | \
38 CSPR_MSEL_NOR | \
39 CSPR_V)
40#define CONFIG_SYS_NOR0_CSPR_EARLY \
41 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
42 CSPR_PORT_SIZE_16 | \
43 CSPR_MSEL_NOR | \
44 CSPR_V)
45#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
46#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
47 FTIM0_NOR_TEADC(0x1) | \
48 FTIM0_NOR_TEAHC(0x1))
49#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
50 FTIM1_NOR_TRAD_NOR(0x1))
51#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
52 FTIM2_NOR_TCH(0x0) | \
53 FTIM2_NOR_TWP(0x1))
54#define CONFIG_SYS_NOR_FTIM3 0x04000000
55#define CONFIG_SYS_IFC_CCR 0x01000000
56
57#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
58#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
59#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
60#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
61#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
62#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
63#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
64#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
65#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
66
67/* Debug Server firmware */
68#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
69#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580C00000ULL
70
J. German Rivera125e2bc2015-03-20 19:28:18 -070071/*
72 * This trick allows users to load MC images into DDR directly without
73 * copying from NOR flash. It dramatically improves speed.
74 */
75#define CONFIG_SYS_LS_MC_FW_IN_DDR
76#define CONFIG_SYS_LS_MC_DPL_IN_DDR
77#define CONFIG_SYS_LS_MC_DPC_IN_DDR
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070078
J. German Rivera125e2bc2015-03-20 19:28:18 -070079#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 200000
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070080
81/* Store environment at top of flash */
Prabhakar Kushwahaf3f8c562015-03-20 19:28:06 -070082#define CONFIG_ENV_SIZE 0x1000
83
York Sunf749db32014-06-23 15:15:56 -070084#endif /* __LS2_EMU_H */