blob: d3ef69ec74fea8b68dc86944911332cd81590a2a [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +02002/*
3 * SPI flash internal definitions
4 *
5 * Copyright (C) 2008 Atmel Corporation
Jagannadha Sutradharudu Tekia5e81992013-10-02 19:38:49 +05306 * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +02007 */
8
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +05309#ifndef _SF_INTERNAL_H_
10#define _SF_INTERNAL_H_
Haavard Skinnemoend25ce7d2008-05-16 11:10:33 +020011
Simon Glasscd93d622020-05-10 11:40:13 -060012#include <linux/bitops.h>
Simon Glassff0960f2014-10-13 23:42:04 -060013#include <linux/types.h>
14#include <linux/compiler.h>
15
Vignesh Rc4e88622019-02-05 11:29:23 +053016#define SPI_NOR_MAX_ID_LEN 6
17#define SPI_NOR_MAX_ADDR_WIDTH 4
Simon Glassff0960f2014-10-13 23:42:04 -060018
Vignesh Rc4e88622019-02-05 11:29:23 +053019struct flash_info {
Vignesh R778572d2019-02-05 11:29:25 +053020#if !CONFIG_IS_ENABLED(SPI_FLASH_TINY)
Vignesh Rc4e88622019-02-05 11:29:23 +053021 char *name;
Vignesh R778572d2019-02-05 11:29:25 +053022#endif
Jagan Tekif790ca72016-10-30 23:16:10 +053023
24 /*
25 * This array stores the ID bytes.
26 * The first three bytes are the JEDIC ID.
27 * JEDEC ID zero means "no ID" (mostly older chips).
28 */
Vignesh Rc4e88622019-02-05 11:29:23 +053029 u8 id[SPI_NOR_MAX_ID_LEN];
Jagan Tekif790ca72016-10-30 23:16:10 +053030 u8 id_len;
31
Vignesh Rc4e88622019-02-05 11:29:23 +053032 /* The size listed here is what works with SPINOR_OP_SE, which isn't
Jagan Tekif3bf2e52016-10-30 23:16:13 +053033 * necessarily called a "sector" by the vendor.
34 */
Vignesh Rc4e88622019-02-05 11:29:23 +053035 unsigned int sector_size;
36 u16 n_sectors;
Jagan Teki3632c8e2016-08-08 19:25:55 +053037
Jagan Tekif3bf2e52016-10-30 23:16:13 +053038 u16 page_size;
Vignesh Rc4e88622019-02-05 11:29:23 +053039 u16 addr_width;
Jagan Tekif790ca72016-10-30 23:16:10 +053040
Vignesh Raghavendra658df8b2019-12-05 15:46:05 +053041 u32 flags;
Vignesh Rc4e88622019-02-05 11:29:23 +053042#define SECT_4K BIT(0) /* SPINOR_OP_BE_4K works uniformly */
43#define SPI_NOR_NO_ERASE BIT(1) /* No erase command needed */
44#define SST_WRITE BIT(2) /* use SST byte programming */
45#define SPI_NOR_NO_FR BIT(3) /* Can't do fastread */
46#define SECT_4K_PMC BIT(4) /* SPINOR_OP_BE_4K_PMC works uniformly */
47#define SPI_NOR_DUAL_READ BIT(5) /* Flash supports Dual Read */
48#define SPI_NOR_QUAD_READ BIT(6) /* Flash supports Quad Read */
49#define USE_FSR BIT(7) /* use flag status register */
50#define SPI_NOR_HAS_LOCK BIT(8) /* Flash supports lock/unlock via SR */
51#define SPI_NOR_HAS_TB BIT(9) /*
52 * Flash SR has Top/Bottom (TB) protect
53 * bit. Must be used with
54 * SPI_NOR_HAS_LOCK.
55 */
56#define SPI_S3AN BIT(10) /*
57 * Xilinx Spartan 3AN In-System Flash
58 * (MFR cannot be used for probing
59 * because it has the same value as
60 * ATMEL flashes)
61 */
62#define SPI_NOR_4B_OPCODES BIT(11) /*
63 * Use dedicated 4byte address op codes
64 * to support memory size above 128Mib.
65 */
66#define NO_CHIP_ERASE BIT(12) /* Chip does not support chip erase */
67#define SPI_NOR_SKIP_SFDP BIT(13) /* Skip parsing of SFDP tables */
68#define USE_CLSR BIT(14) /* use CLSR command */
Eugeniy Paltseve0cacdc2019-09-09 22:33:14 +030069#define SPI_NOR_HAS_SST26LOCK BIT(15) /* Flash supports lock/unlock via BPR */
Michal Simek89b7f102020-10-26 11:28:27 +010070#define SPI_NOR_OCTAL_READ BIT(16) /* Flash supports Octal Read */
Pratyush Yadav95954f52021-06-26 00:47:16 +053071#define SPI_NOR_OCTAL_DTR_READ BIT(17) /* Flash supports Octal DTR Read */
Simon Glassff0960f2014-10-13 23:42:04 -060072};
73
Vignesh Rc4e88622019-02-05 11:29:23 +053074extern const struct flash_info spi_nor_ids[];
75
76#define JEDEC_MFR(info) ((info)->id[0])
77#define JEDEC_ID(info) (((info)->id[1]) << 8 | ((info)->id[2]))
Simon Glassff0960f2014-10-13 23:42:04 -060078
Simon Glassb3b60f52021-03-15 18:11:17 +130079/* Get software write-protect value (BP bits) */
80int spi_flash_cmd_get_sw_write_prot(struct spi_flash *flash);
81
82
Frieder Schrempf832ce202019-10-23 07:41:20 +000083#if CONFIG_IS_ENABLED(SPI_FLASH_MTD)
Daniel Schwierzeck9fe6d872015-04-27 07:42:04 +020084int spi_flash_mtd_register(struct spi_flash *flash);
Marek BehĂșnb7f06052021-05-26 14:08:20 +020085void spi_flash_mtd_unregister(struct spi_flash *flash);
Jagan Teki3ee152b2020-05-13 00:11:27 +053086#else
87static inline int spi_flash_mtd_register(struct spi_flash *flash)
88{
89 return 0;
90}
91
Marek BehĂșnb7f06052021-05-26 14:08:20 +020092static inline void spi_flash_mtd_unregister(struct spi_flash *flash)
Jagan Teki3ee152b2020-05-13 00:11:27 +053093{
94}
Daniel Schwierzeck9fe6d872015-04-27 07:42:04 +020095#endif
Jagan Teki3ee152b2020-05-13 00:11:27 +053096
Jagannadha Sutradharudu Teki469146c2013-10-10 22:14:09 +053097#endif /* _SF_INTERNAL_H_ */