Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Kever Yang | 6d1970f | 2017-06-23 16:11:05 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2017 Rockchip Electronics Co., Ltd. |
Kever Yang | 6d1970f | 2017-06-23 16:11:05 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
| 7 | #include <dm.h> |
| 8 | #include <ram.h> |
| 9 | #include <asm/io.h> |
| 10 | #include <asm/arch/sdram_common.h> |
| 11 | #include <dm/uclass-internal.h> |
| 12 | |
| 13 | DECLARE_GLOBAL_DATA_PTR; |
| 14 | size_t rockchip_sdram_size(phys_addr_t reg) |
| 15 | { |
| 16 | u32 rank, col, bk, cs0_row, cs1_row, bw, row_3_4; |
| 17 | size_t chipsize_mb = 0; |
| 18 | size_t size_mb = 0; |
| 19 | u32 ch; |
| 20 | |
| 21 | u32 sys_reg = readl(reg); |
| 22 | u32 ch_num = 1 + ((sys_reg >> SYS_REG_NUM_CH_SHIFT) |
| 23 | & SYS_REG_NUM_CH_MASK); |
| 24 | |
| 25 | debug("%s %x %x\n", __func__, (u32)reg, sys_reg); |
| 26 | for (ch = 0; ch < ch_num; ch++) { |
| 27 | rank = 1 + (sys_reg >> SYS_REG_RANK_SHIFT(ch) & |
| 28 | SYS_REG_RANK_MASK); |
| 29 | col = 9 + (sys_reg >> SYS_REG_COL_SHIFT(ch) & SYS_REG_COL_MASK); |
| 30 | bk = 3 - ((sys_reg >> SYS_REG_BK_SHIFT(ch)) & SYS_REG_BK_MASK); |
| 31 | cs0_row = 13 + (sys_reg >> SYS_REG_CS0_ROW_SHIFT(ch) & |
| 32 | SYS_REG_CS0_ROW_MASK); |
| 33 | cs1_row = 13 + (sys_reg >> SYS_REG_CS1_ROW_SHIFT(ch) & |
| 34 | SYS_REG_CS1_ROW_MASK); |
| 35 | bw = (2 >> ((sys_reg >> SYS_REG_BW_SHIFT(ch)) & |
| 36 | SYS_REG_BW_MASK)); |
| 37 | row_3_4 = sys_reg >> SYS_REG_ROW_3_4_SHIFT(ch) & |
| 38 | SYS_REG_ROW_3_4_MASK; |
| 39 | |
| 40 | chipsize_mb = (1 << (cs0_row + col + bk + bw - 20)); |
| 41 | |
| 42 | if (rank > 1) |
| 43 | chipsize_mb += chipsize_mb >> (cs0_row - cs1_row); |
| 44 | if (row_3_4) |
| 45 | chipsize_mb = chipsize_mb * 3 / 4; |
| 46 | size_mb += chipsize_mb; |
| 47 | debug("rank %d col %d bk %d cs0_row %d bw %d row_3_4 %d\n", |
| 48 | rank, col, bk, cs0_row, bw, row_3_4); |
| 49 | } |
| 50 | |
Kever Yang | 3119ecc | 2018-12-28 09:56:48 +0800 | [diff] [blame] | 51 | /* |
| 52 | * This is workaround for issue we can't get correct size for 4GB ram |
| 53 | * in 32bit system and available before we really need ram space |
| 54 | * out of 4GB, eg.enable ARM LAPE(rk3288 supports 8GB ram). |
| 55 | * The size of 4GB is '0x1 00000000', and this value will be truncated |
| 56 | * to 0 in 32bit system, and system can not get correct ram size. |
| 57 | * Rockchip SoCs reserve a blob of space for peripheral near 4GB, |
| 58 | * and we are now setting SDRAM_MAX_SIZE as max available space for |
| 59 | * ram in 4GB, so we can use this directly to workaround the issue. |
| 60 | * TODO: |
| 61 | * 1. update correct value for SDRAM_MAX_SIZE as what dram |
| 62 | * controller sees. |
| 63 | * 2. update board_get_usable_ram_top() and dram_init_banksize() |
| 64 | * to reserve memory for peripheral space after previous update. |
| 65 | */ |
| 66 | if (size_mb > (SDRAM_MAX_SIZE >> 20)) |
| 67 | size_mb = (SDRAM_MAX_SIZE >> 20); |
| 68 | |
Kever Yang | 6d1970f | 2017-06-23 16:11:05 +0800 | [diff] [blame] | 69 | return (size_t)size_mb << 20; |
| 70 | } |
| 71 | |
| 72 | int dram_init(void) |
| 73 | { |
| 74 | struct ram_info ram; |
| 75 | struct udevice *dev; |
| 76 | int ret; |
| 77 | |
| 78 | ret = uclass_get_device(UCLASS_RAM, 0, &dev); |
| 79 | if (ret) { |
| 80 | debug("DRAM init failed: %d\n", ret); |
| 81 | return ret; |
| 82 | } |
| 83 | ret = ram_get_info(dev, &ram); |
| 84 | if (ret) { |
| 85 | debug("Cannot get DRAM size: %d\n", ret); |
| 86 | return ret; |
| 87 | } |
| 88 | gd->ram_size = ram.size; |
| 89 | debug("SDRAM base=%lx, size=%lx\n", |
| 90 | (unsigned long)ram.base, (unsigned long)ram.size); |
| 91 | |
| 92 | return 0; |
| 93 | } |
| 94 | |
| 95 | ulong board_get_usable_ram_top(ulong total_size) |
| 96 | { |
| 97 | unsigned long top = CONFIG_SYS_SDRAM_BASE + SDRAM_MAX_SIZE; |
| 98 | |
| 99 | return (gd->ram_top > top) ? top : gd->ram_top; |
| 100 | } |