blob: 604b7d12f8321848650ecc93c217c4b0d79bb6fc [file] [log] [blame]
Stefan Roeseb765ffb2007-06-15 08:18:01 +02001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21/************************************************************************
22 * lwmon5.h - configuration for lwmon5 board
23 ***********************************************************************/
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*-----------------------------------------------------------------------
28 * High Level Configuration Options
29 *----------------------------------------------------------------------*/
30#define CONFIG_LWMON5 1 /* Board is lwmon5 */
31#define CONFIG_440EPX 1 /* Specific PPC440EPx */
Stefan Roesee73846b2007-06-15 11:33:41 +020032#define CONFIG_440 1 /* ... PPC440 family */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020033#define CONFIG_4xx 1 /* ... PPC4xx family */
34#define CONFIG_SYS_CLK_FREQ 33300000 /* external freq to pll */
35
36#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
37#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
38#define CONFIG_ADD_RAM_INFO 1 /* Print additional info */
39
40/*-----------------------------------------------------------------------
41 * Base addresses -- Note these are effective addresses where the
42 * actual resources get mapped (not physical addresses)
43 *----------------------------------------------------------------------*/
44#define CFG_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
45#define CFG_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc() */
46
47#define CFG_BOOT_BASE_ADDR 0xf0000000
48#define CFG_SDRAM_BASE 0x00000000 /* _must_ be 0 */
Stefan Roese9f24a802007-07-24 09:52:52 +020049#define CFG_FLASH_BASE 0xf8000000 /* start of FLASH */
Stefan Roeseb765ffb2007-06-15 08:18:01 +020050#define CFG_MONITOR_BASE TEXT_BASE
51#define CFG_LIME_BASE_0 0xc0000000
52#define CFG_LIME_BASE_1 0xc1000000
53#define CFG_LIME_BASE_2 0xc2000000
54#define CFG_LIME_BASE_3 0xc3000000
55#define CFG_FPGA_BASE_0 0xc4000000
56#define CFG_FPGA_BASE_1 0xc4200000
57#define CFG_OCM_BASE 0xe0010000 /* ocm */
58#define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */
59#define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */
60#define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000
61#define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000
62#define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000
63
64/* Don't change either of these */
65#define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */
66
67#define CFG_USB2D0_BASE 0xe0000100
68#define CFG_USB_DEVICE 0xe0000000
69#define CFG_USB_HOST 0xe0000400
70
71/*-----------------------------------------------------------------------
72 * Initial RAM & stack pointer
73 *----------------------------------------------------------------------*/
74/* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */
75#define CFG_INIT_RAM_OCM 1 /* OCM as init ram */
76#define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */
Pavel Kolesnikov531e3e82007-07-20 15:03:03 +020077#define CFG_OCM_DATA_ADDR CFG_OCM_BASE
Stefan Roeseb765ffb2007-06-15 08:18:01 +020078
79#define CFG_INIT_RAM_END (4 << 10)
80#define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */
81#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
Pavel Kolesnikov531e3e82007-07-20 15:03:03 +020082#define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4)
83#define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR
Stefan Roeseb765ffb2007-06-15 08:18:01 +020084
85/*-----------------------------------------------------------------------
86 * Serial Port
87 *----------------------------------------------------------------------*/
88#undef CFG_EXT_SERIAL_CLOCK /* no external clock provided */
89#define CONFIG_BAUDRATE 115200
90#define CONFIG_SERIAL_MULTI 1
91/* define this if you want console on UART1 */
92#define CONFIG_UART1_CONSOLE 1 /* use UART1 as console */
93
94#define CFG_BAUDRATE_TABLE \
95 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
96
97/*-----------------------------------------------------------------------
98 * Environment
99 *----------------------------------------------------------------------*/
100#define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
101
102/*-----------------------------------------------------------------------
103 * FLASH related
104 *----------------------------------------------------------------------*/
105#define CFG_FLASH_CFI /* The flash is CFI compatible */
106#define CFG_FLASH_CFI_DRIVER /* Use common CFI driver */
107
Stefan Roese9f24a802007-07-24 09:52:52 +0200108#define CFG_FLASH0 0xFC000000
109#define CFG_FLASH1 0xF8000000
110#define CFG_FLASH_BANKS_LIST { CFG_FLASH1, CFG_FLASH0 }
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200111
Stefan Roese9f24a802007-07-24 09:52:52 +0200112#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200113#define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
114
115#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
116#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
117
118#define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
119#define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */
120
121#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
122#define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
123
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200124#define CFG_ENV_SECT_SIZE 0x40000 /* size of one complete sector */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200125#define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE)
126#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
127
128/* Address and size of Redundant Environment Sector */
129#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE)
130#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
131
132/*-----------------------------------------------------------------------
133 * DDR SDRAM
134 *----------------------------------------------------------------------*/
135#define CFG_MBYTES_SDRAM (256) /* 256MB */
136#define CFG_DDR_CACHED_ADDR 0x40000000 /* setup 2nd TLB cached here */
137#define CONFIG_DDR_DATA_EYE 1 /* use DDR2 optimization */
138#if 0 /* test-only: disable ECC for now */
139#define CONFIG_DDR_ECC 1 /* enable ECC */
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200140#define CFG_POST_ECC_ON CFG_POST_ECC
141#else
142#define CFG_POST_ECC_ON 0
143#endif
Pavel Kolesnikov531e3e82007-07-20 15:03:03 +0200144
145/* POST support */
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200146#define CONFIG_POST (CFG_POST_MEMORY | \
147 CFG_POST_ECC_ON | \
148 CFG_POST_CPU | \
149 CFG_POST_UART | \
150 CFG_POST_I2C | \
151 CFG_POST_CACHE | \
152 CFG_POST_FPU | \
153 CFG_POST_ETHER | \
154 CFG_POST_SPR)
155
156#define CFG_POST_CACHE_ADDR 0x10000000 /* free virtual address */
157#define CONFIG_LOGBUFFER
158#define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200159
160/*-----------------------------------------------------------------------
161 * I2C
162 *----------------------------------------------------------------------*/
163#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
164#undef CONFIG_SOFT_I2C /* I2C bit-banged */
165#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
166#define CFG_I2C_SLAVE 0x7F
167
168#define CFG_I2C_MULTI_EEPROMS
169#define CFG_I2C_EEPROM_ADDR (0xa8>>1)
170#define CFG_I2C_EEPROM_ADDR_LEN 1
171#define CFG_EEPROM_PAGE_WRITE_ENABLE
172#define CFG_EEPROM_PAGE_WRITE_BITS 3
173#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10
174
175#define CONFIG_RTC_PCF8563 1 /* enable Philips PCF8563 RTC */
176#define CFG_I2C_RTC_ADDR 0x51 /* Philips PCF8563 RTC address */
177
178#define CONFIG_PREBOOT "echo;" \
179 "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \
180 "echo"
181
182#undef CONFIG_BOOTARGS
183
184#define CONFIG_EXTRA_ENV_SETTINGS \
185 "hostname=lwmon5\0" \
186 "netdev=eth0\0" \
Stefan Roese5d187432007-07-06 11:48:24 +0200187 "unlock=yes\0" \
Stefan Roese3e4c90c2007-08-10 08:42:55 +0200188 "logversion=2\0" \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200189 "nfsargs=setenv bootargs root=/dev/nfs rw " \
190 "nfsroot=${serverip}:${rootpath}\0" \
191 "ramargs=setenv bootargs root=/dev/ram rw\0" \
192 "addip=setenv bootargs ${bootargs} " \
193 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
194 ":${hostname}:${netdev}:off panic=1\0" \
195 "addtty=setenv bootargs ${bootargs} console=ttyS1,${baudrate}\0"\
196 "flash_nfs=run nfsargs addip addtty;" \
197 "bootm ${kernel_addr}\0" \
198 "flash_self=run ramargs addip addtty;" \
199 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
200 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
201 "bootm\0" \
202 "rootpath=/opt/eldk/ppc_4xxFP\0" \
203 "bootfile=/tftpboot/lwmon5/uImage\0" \
204 "kernel_addr=FC000000\0" \
205 "ramdisk_addr=FC180000\0" \
206 "load=tftp 200000 /tftpboot/${hostname}/u-boot.bin\0" \
207 "update=protect off FFF80000 FFFFFFFF;era FFF80000 FFFFFFFF;" \
208 "cp.b 200000 FFF80000 80000\0" \
209 "upd=run load;run update\0" \
Stefan Roese334043f2007-07-06 12:26:51 +0200210 "lwe_env=tftp 200000 /tftpboot.dev/lwmon5/env_uboot.bin;" \
211 "autoscr 200000\0" \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200212 ""
213#define CONFIG_BOOTCOMMAND "run flash_self"
214
215#if 0
216#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
217#else
218#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
219#endif
220
221#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
222#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
223
224#define CONFIG_IBM_EMAC4_V4 1
225#define CONFIG_MII 1 /* MII PHY management */
226#define CONFIG_PHY_ADDR 3 /* PHY address, See schematics */
227
228#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
229
230#define CONFIG_HAS_ETH0
231#define CFG_RX_ETH_BUFFER 32 /* Number of ethernet rx buffers & descriptors */
232
233#define CONFIG_NET_MULTI 1
234#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
235#define CONFIG_PHY1_ADDR 1
236
237/* USB */
238#ifdef CONFIG_440EPX
239#define CONFIG_USB_OHCI
240#define CONFIG_USB_STORAGE
241
242/* Comment this out to enable USB 1.1 device */
243#define USB_2_0_DEVICE
244
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200245#endif /* CONFIG_440EPX */
246
247/* Partitions */
248#define CONFIG_MAC_PARTITION
249#define CONFIG_DOS_PARTITION
250#define CONFIG_ISO_PARTITION
251
Jon Loeligera22d4da2007-07-08 15:42:59 -0500252/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500253 * BOOTP options
254 */
255#define CONFIG_BOOTP_BOOTFILESIZE
256#define CONFIG_BOOTP_BOOTPATH
257#define CONFIG_BOOTP_GATEWAY
258#define CONFIG_BOOTP_HOSTNAME
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200259
Jon Loeliger079a1362007-07-10 10:12:10 -0500260/*
Jon Loeligera22d4da2007-07-08 15:42:59 -0500261 * Command line configuration.
262 */
263#include <config_cmd_default.h>
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200264
Jon Loeligera22d4da2007-07-08 15:42:59 -0500265#define CONFIG_CMD_ASKENV
266#define CONFIG_CMD_DATE
267#define CONFIG_CMD_DHCP
268#define CONFIG_CMD_DIAG
269#define CONFIG_CMD_EEPROM
270#define CONFIG_CMD_ELF
271#define CONFIG_CMD_FAT
272#define CONFIG_CMD_I2C
273#define CONFIG_CMD_IRQ
Stefan Roese3b3bff42007-08-14 16:36:29 +0200274#define CONFIG_CMD_LOG
Jon Loeligera22d4da2007-07-08 15:42:59 -0500275#define CONFIG_CMD_MII
276#define CONFIG_CMD_NET
277#define CONFIG_CMD_NFS
278#define CONFIG_CMD_PCI
279#define CONFIG_CMD_PING
280#define CONFIG_CMD_REGINFO
281#define CONFIG_CMD_SDRAM
282
283#ifdef CONFIG_440EPX
284#define CONFIG_CMD_USB
285#endif
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200286
287/*-----------------------------------------------------------------------
288 * Miscellaneous configurable options
289 *----------------------------------------------------------------------*/
Jon Loeligera22d4da2007-07-08 15:42:59 -0500290#define CONFIG_SUPPORT_VFAT
291
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200292#define CFG_LONGHELP /* undef to save memory */
293#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligera22d4da2007-07-08 15:42:59 -0500294#if defined(CONFIG_CMD_KGDB)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200295#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
296#else
297#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
298#endif
299#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
300#define CFG_MAXARGS 16 /* max number of command args */
301#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
302
303#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
304#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
305
306#define CFG_LOAD_ADDR 0x100000 /* default load address */
307#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
308
309#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
310
311#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
312#define CONFIG_LOOPW 1 /* enable loopw command */
313#define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
314#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
315#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
316
317/*-----------------------------------------------------------------------
318 * PCI stuff
319 *----------------------------------------------------------------------*/
320/* General PCI */
321#define CONFIG_PCI /* include pci support */
322#undef CONFIG_PCI_PNP /* do (not) pci plug-and-play */
323#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
324#define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CFG_PCI_MEMBASE*/
325
326/* Board-specific PCI */
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200327#define CFG_PCI_TARGET_INIT
328#define CFG_PCI_MASTER_INIT
329
330#define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
331#define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */
332
333#define CONFIG_HW_WATCHDOG 1 /* Use external HW-Watchdog */
334
335/*
336 * For booting Linux, the board info and command line data
337 * have to be in the first 8 MB of memory, since this is
338 * the maximum mapped by the Linux kernel during initialization.
339 */
340#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
341
342/*-----------------------------------------------------------------------
343 * External Bus Controller (EBC) Setup
344 *----------------------------------------------------------------------*/
345#define CFG_FLASH CFG_FLASH_BASE
346
347/* Memory Bank 0 (NOR-FLASH) initialization */
348#define CFG_EBC_PB0AP 0x03050200
Stefan Roese9f24a802007-07-24 09:52:52 +0200349#define CFG_EBC_PB0CR (CFG_FLASH | 0xfc000)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200350
351/* Memory Bank 1 (Lime) initialization */
352#define CFG_EBC_PB1AP 0x01004380
353#define CFG_EBC_PB1CR (CFG_LIME_BASE_0 | 0xdc000)
354
355/* Memory Bank 2 (FPGA) initialization */
356#define CFG_EBC_PB2AP 0x01004400
357#define CFG_EBC_PB2CR (CFG_FPGA_BASE_0 | 0x1c000)
358
359/* Memory Bank 3 (FPGA2) initialization */
360#define CFG_EBC_PB3AP 0x01004400
361#define CFG_EBC_PB3CR (CFG_FPGA_BASE_1 | 0x1c000)
362
363#define CFG_EBC_CFG 0xb8400000
364
365/*-----------------------------------------------------------------------
Stefan Roese04e6c382007-07-04 10:06:30 +0200366 * Graphics (Fujitsu Lime)
367 *----------------------------------------------------------------------*/
368/* SDRAM Clock frequency adjustment register */
Anatolij Gustschinb66091d2007-07-26 15:08:01 +0200369#define CFG_LIME_SDRAM_CLOCK 0xC1FC0038
370/* Lime Clock frequency is to set 100MHz */
371#define CFG_LIME_CLOCK_100MHZ 0x00000
372#if 0
373/* Lime Clock frequency for 133MHz */
Stefan Roese04e6c382007-07-04 10:06:30 +0200374#define CFG_LIME_CLOCK_133MHZ 0x10000
Anatolij Gustschinb66091d2007-07-26 15:08:01 +0200375#endif
Stefan Roese04e6c382007-07-04 10:06:30 +0200376
377/* SDRAM Parameter register */
378#define CFG_LIME_MMR 0xC1FCFFFC
Anatolij Gustschinb66091d2007-07-26 15:08:01 +0200379/* SDRAM parameter value; was 0x414FB7F2, caused several vertical bars
380 and pixel flare on display when 133MHz was configured. According to
381 SDRAM chip datasheet CAS Latency is 3 for 133MHz and -75 Speed Grade */
382#ifdef CFG_LIME_CLOCK_133MHZ
383#define CFG_LIME_MMR_VALUE 0x414FB7F3
384#else
Stefan Roese04e6c382007-07-04 10:06:30 +0200385#define CFG_LIME_MMR_VALUE 0x414FB7F2
Anatolij Gustschinb66091d2007-07-26 15:08:01 +0200386#endif
Stefan Roese04e6c382007-07-04 10:06:30 +0200387
388/*-----------------------------------------------------------------------
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200389 * GPIO Setup
390 *----------------------------------------------------------------------*/
391#define CFG_GPIO_PHY1_RST 12
392#define CFG_GPIO_FLASH_WP 14
393#define CFG_GPIO_PHY0_RST 22
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200394#define CFG_GPIO_WATCHDOG 58
395#define CFG_GPIO_LIME_S 59
396#define CFG_GPIO_LIME_RST 60
397
398/*-----------------------------------------------------------------------
399 * PPC440 GPIO Configuration
400 */
401#define CFG_440_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
402{ \
403/* GPIO Core 0 */ \
404{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \
405{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \
406{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \
407{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \
408{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \
409{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \
410{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \
411{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \
412{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \
413{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \
414{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \
415{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \
416{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \
417{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \
418{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO14 */ \
419{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \
Wolfgang Denk1636d1c2007-06-22 23:59:00 +0200420{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMCTxD(4) */ \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200421{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMCTxD(5) */ \
422{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMCTxD(6) */ \
423{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMCTxD(7) */ \
424{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \
425{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \
426{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \
427{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 SCPD0 */ \
428{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 GMCTxD(2) */ \
429{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 GMCTxD(3) */ \
430{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \
431{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \
432{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 USB2D_TXVALID */ \
433{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \
434{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \
435{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \
436}, \
437{ \
438/* GPIO Core 1 */ \
439{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \
440{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \
441{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_0}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
442{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
443{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N EBC_DATA(0) UART3_SIN*/ \
444{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \
445{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_0}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
446{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
447{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \
448{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \
449{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \
450{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \
451{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \
452{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \
453{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \
454{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \
455{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \
456{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO49 Unselect via TraceSelect Bit */ \
Stefan Roese04e6c382007-07-04 10:06:30 +0200457{GPIO1_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200458{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
459{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
460{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO53 Unselect via TraceSelect Bit */ \
461{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
462{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 Unselect via TraceSelect Bit */ \
463{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
464{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO57 Unselect via TraceSelect Bit */ \
465{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO58 Unselect via TraceSelect Bit */ \
466{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
467{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
468{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
469{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
470{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
471} \
472}
473
474/*-----------------------------------------------------------------------
475 * Cache Configuration
476 *----------------------------------------------------------------------*/
477#define CFG_DCACHE_SIZE (32<<10) /* For AMCC 440 CPUs */
478#define CFG_CACHELINE_SIZE 32 /* ... */
Jon Loeligera22d4da2007-07-08 15:42:59 -0500479#if defined(CONFIG_CMD_KGDB)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200480#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
481#endif
482
483/*
484 * Internal Definitions
485 *
486 * Boot Flags
487 */
488#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
489#define BOOTFLAG_WARM 0x02 /* Software reboot */
490
Jon Loeligera22d4da2007-07-08 15:42:59 -0500491#if defined(CONFIG_CMD_KGDB)
Stefan Roeseb765ffb2007-06-15 08:18:01 +0200492#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
493#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
494#endif
495#endif /* __CONFIG_H */