blob: cb4c5eee95cfa065bedaa7e62f4124b3c00213a6 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * (C) Copyright 2001
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405GP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_ORSG 1 /* ...on a ORSG board */
39
40#define CONFIG_BOARD_PRE_INIT 1 /* call board_pre_init() */
41
42#define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
43
44#define CONFIG_BAUDRATE 9600
45#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
46
47#undef CONFIG_BOOTARGS
48#define CONFIG_BOOTCOMMAND "go fff00100"
49
50#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
51#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
52
53#define CONFIG_MII 1 /* MII PHY management */
54#define CONFIG_PHY_ADDR 0 /* PHY address */
55
56#define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
57 CFG_CMD_PCI | \
58 CFG_CMD_IRQ | \
59 CFG_CMD_ASKENV | \
60 CFG_CMD_ELF | \
stroeseb762b9f2003-07-11 08:14:14 +000061 CFG_CMD_BSP | \
wdenkc6097192002-11-03 00:24:07 +000062 CFG_CMD_EEPROM )
63
64#define CONFIG_MAC_PARTITION
65#define CONFIG_DOS_PARTITION
66
67/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
68#include <cmd_confdefs.h>
69
70#undef CONFIG_WATCHDOG /* watchdog disabled */
71
72#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
73
74/*
75 * Miscellaneous configurable options
76 */
77#define CFG_LONGHELP /* undef to save memory */
78#define CFG_PROMPT "=> " /* Monitor Command Prompt */
79#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
80#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
81#else
82#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
83#endif
84#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
85#define CFG_MAXARGS 16 /* max number of command args */
86#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
87
88#define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
89
90#define CFG_MEMTEST_START 0x0400000 /* memtest works on */
91#define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
92
93#undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
94#define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
95#define CFG_BASE_BAUD 691200
96
97/* The following table includes the supported baudrates */
98#define CFG_BAUDRATE_TABLE \
wdenk8bde7f72003-06-27 21:31:46 +000099 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
100 57600, 115200, 230400, 460800, 921600 }
wdenkc6097192002-11-03 00:24:07 +0000101
102#define CFG_LOAD_ADDR 0x100000 /* default load address */
103#define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
104
105#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
106
107#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
108
109/*-----------------------------------------------------------------------
110 * PCI stuff
111 *-----------------------------------------------------------------------
112 */
113#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
114#define PCI_HOST_FORCE 1 /* configure as pci host */
115#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
116
117#define CONFIG_PCI /* include pci support */
118#define CONFIG_PCI_HOST PCI_HOST_ADAPTER /* select pci adapter */
119#undef CONFIG_PCI_PNP /* no pci plug-and-play */
wdenk8bde7f72003-06-27 21:31:46 +0000120 /* resource configuration */
wdenkc6097192002-11-03 00:24:07 +0000121
122#undef CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
123
124#define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
125#define CFG_PCI_SUBSYS_DEVICEID 0x0411 /* PCI Device ID: ORSG */
126#define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
127#define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
128#define CFG_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
129#define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
130#define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
131#define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
132#define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
133
134/*-----------------------------------------------------------------------
135 * Start addresses for the final memory configuration
136 * (Set up by the startup code)
137 * Please note that CFG_SDRAM_BASE _must_ start at 0
138 */
139#define CFG_SDRAM_BASE 0x00000000
140#define CFG_FLASH_BASE 0xFFFD0000
141#define CFG_MONITOR_BASE CFG_FLASH_BASE
142#define CFG_MONITOR_LEN (192 * 1024) /* Reserve 192 kB for Monitor */
143#define CFG_MALLOC_LEN (128 * 1024) /* Reserve 128 kB for malloc() */
144
145/*
146 * For booting Linux, the board info and command line data
147 * have to be in the first 8 MB of memory, since this is
148 * the maximum mapped by the Linux kernel during initialization.
149 */
150#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
151/*-----------------------------------------------------------------------
152 * FLASH organization
153 */
154#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
155#define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
156
157#define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
158#define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
159
160#define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
161#define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
162#define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
163/*
164 * The following defines are added for buggy IOP480 byte interface.
165 * All other boards should use the standard values (CPCI405 etc.)
166 */
167#define CFG_FLASH_READ0 0x0000 /* 0 is standard */
168#define CFG_FLASH_READ1 0x0001 /* 1 is standard */
169#define CFG_FLASH_READ2 0x0002 /* 2 is standard */
170
171#define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
172
173#if 0 /* Use NVRAM for environment variables */
174/*-----------------------------------------------------------------------
175 * NVRAM organization
176 */
177#define CFG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
178#define CFG_NVRAM_BASE_ADDR 0xf0200000 /* NVRAM base address */
179#define CFG_NVRAM_SIZE (32*1024) /* NVRAM size */
180#define CFG_ENV_SIZE 0x1000 /* Size of Environment vars */
181#define CFG_ENV_ADDR \
182 (CFG_NVRAM_BASE_ADDR+CFG_NVRAM_SIZE-CFG_ENV_SIZE) /* Env */
183#define CFG_NVRAM_VXWORKS_OFFS 0x6900 /* Offset for VxWorks eth-addr */
184
185#else /* Use EEPROM for environment variables */
186
187#define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
188#define CFG_ENV_OFFSET 0x000 /* environment starts at the beginning of the EEPROM */
189#define CFG_ENV_SIZE 0x300 /* 768 bytes may be used for env vars */
wdenk8bde7f72003-06-27 21:31:46 +0000190 /* total size of a CAT24WC08 is 1024 bytes */
wdenkc6097192002-11-03 00:24:07 +0000191#endif
192
193/*-----------------------------------------------------------------------
194 * I2C EEPROM (CAT24WC08) for environment
195 */
196#define CONFIG_HARD_I2C /* I2c with hardware support */
197#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
198#define CFG_I2C_SLAVE 0x7F
199
200#define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */
201#define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
202/* mask of address bits that overflow into the "EEPROM chip address" */
203#define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
204#define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
205 /* 16 byte page write mode using*/
206 /* last 4 bits of the address */
207#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
208#define CFG_EEPROM_PAGE_WRITE_ENABLE
209
210/*-----------------------------------------------------------------------
211 * Cache Configuration
212 */
213#define CFG_DCACHE_SIZE 8192 /* For IBM 405 CPUs */
214#define CFG_CACHELINE_SIZE 32 /* ... */
215#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
216#define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
217#endif
218
219/*
220 * Init Memory Controller:
221 *
222 * BR0/1 and OR0/1 (FLASH)
223 */
224
225#define FLASH_BASE0_PRELIM 0xFF800000 /* FLASH bank #0 */
226#define FLASH_BASE1_PRELIM 0xFFC00000 /* FLASH bank #1 */
227
228/*-----------------------------------------------------------------------
229 * External Bus Controller (EBC) Setup
230 */
231
232/* Memory Bank 0 (Flash Bank 0) initialization */
233#define CFG_EBC_PB0AP 0x92015480
234#define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
235
236/* Memory Bank 1 (Flash Bank 1) initialization */
237#define CFG_EBC_PB1AP 0x92015480
238#define CFG_EBC_PB1CR 0xFF85A000 /* BAS=0xFF8,BS=4MB,BU=R/W,BW=16bit */
239
240/* Memory Bank 2 (PLD - FPGA-boot) initialization */
241#define CFG_EBC_PB2AP 0x02015480 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk8bde7f72003-06-27 21:31:46 +0000242 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x0,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkc6097192002-11-03 00:24:07 +0000243#define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
244
245/* Memory Bank 3 (PLD - OSL) initialization */
246#define CFG_EBC_PB3AP 0x02015480 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk8bde7f72003-06-27 21:31:46 +0000247 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x0,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkc6097192002-11-03 00:24:07 +0000248#define CFG_EBC_PB3CR 0xF0118000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=8bit */
249
250/* Memory Bank 4 (Spartan2 1) initialization */
251#define CFG_EBC_PB4AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk8bde7f72003-06-27 21:31:46 +0000252 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkc6097192002-11-03 00:24:07 +0000253#define CFG_EBC_PB4CR 0xF209C000 /* BAS=0xF20,BS=16MB,BU=R/W,BW=32bit*/
254
255/* Memory Bank 5 (Spartan2 2) initialization */
256#define CFG_EBC_PB5AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk8bde7f72003-06-27 21:31:46 +0000257 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkc6097192002-11-03 00:24:07 +0000258#define CFG_EBC_PB5CR 0xF309C000 /* BAS=0xF30,BS=16MB,BU=R/W,BW=32bit*/
259
260/* Memory Bank 6 (Virtex 1) initialization */
261#define CFG_EBC_PB6AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk8bde7f72003-06-27 21:31:46 +0000262 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkc6097192002-11-03 00:24:07 +0000263#define CFG_EBC_PB6CR 0xF409A000 /* BAS=0xF40,BS=16MB,BU=R/W,BW=16bit*/
264
265/* Memory Bank 7 (Virtex 2) initialization */
266#define CFG_EBC_PB7AP 0x02015580 /* BME=0x0,TWT=0x04,CSN=0x0,OEN=0x1 */
wdenk8bde7f72003-06-27 21:31:46 +0000267 /* WBN=0x1,WBF=0x1,TH=0x2,RE=0x1,SOR=0x1,BEM=0x0,PEN=0x0*/
wdenkc6097192002-11-03 00:24:07 +0000268#define CFG_EBC_PB7CR 0xF509A000 /* BAS=0xF50,BS=16MB,BU=R/W,BW=16bit*/
269
270
271#define CFG_ETHERNET_MAC_ADDR 0x00000000 /* Pass Ethernet MAC to VxWorks */
272
273/*-----------------------------------------------------------------------
274 * Definitions for initial stack pointer and data area (in DPRAM)
275 */
276
277/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
278#define CFG_TEMP_STACK_OCM 1
279
280/* On Chip Memory location */
281#define CFG_OCM_DATA_ADDR 0xF8000000
282#define CFG_OCM_DATA_SIZE 0x1000
283
284#define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
285#define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
286#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
287#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
288#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
289
290
291/*
292 * Internal Definitions
293 *
294 * Boot Flags
295 */
296#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
297#define BOOTFLAG_WARM 0x02 /* Software reboot */
298
299#endif /* __CONFIG_H */