blob: 675341abdde37bc4c9249c5aa1442245c651f2a4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Markus Niebelcb07d742014-07-18 16:52:44 +02002/*
3 * Copyright (C) 2012 Freescale Semiconductor, Inc.
4 * Author: Fabio Estevam <fabio.estevam@freescale.com>
5 *
6 * Copyright (C) 2013, 2014 TQ Systems (ported SabreSD to TQMa6x)
7 * Author: Markus Niebel <markus.niebel@tq-group.com>
Markus Niebelcb07d742014-07-18 16:52:44 +02008 */
9
Simon Glass52559322019-11-14 12:57:46 -070010#include <init.h>
Markus Niebelcb07d742014-07-18 16:52:44 +020011#include <asm/arch/clock.h>
12#include <asm/arch/mx6-pins.h>
13#include <asm/arch/imx-regs.h>
14#include <asm/arch/iomux.h>
15#include <asm/arch/sys_proto.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060016#include <env.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090017#include <linux/errno.h>
Markus Niebelcb07d742014-07-18 16:52:44 +020018#include <asm/gpio.h>
19#include <asm/io.h>
Stefano Babic552a8482017-06-29 10:16:06 +020020#include <asm/mach-imx/mxc_i2c.h>
21#include <asm/mach-imx/spi.h>
Markus Niebelcb07d742014-07-18 16:52:44 +020022#include <common.h>
Yangbo Lue37ac712019-06-21 11:42:28 +080023#include <fsl_esdhc_imx.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090024#include <linux/libfdt.h>
Markus Niebelcb07d742014-07-18 16:52:44 +020025#include <i2c.h>
26#include <mmc.h>
27#include <power/pfuze100_pmic.h>
28#include <power/pmic.h>
Stefan Roese8b8ca0d2015-08-05 10:50:50 +020029#include <spi_flash.h>
Markus Niebelcb07d742014-07-18 16:52:44 +020030
31#include "tqma6_bb.h"
32
33DECLARE_GLOBAL_DATA_PTR;
34
35#define USDHC_CLK_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
36 PAD_CTL_DSE_40ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
37
38#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | PAD_CTL_SPEED_LOW | \
39 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
40
41#define GPIO_OUT_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
42 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
43
44#define GPIO_IN_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_LOW | \
45 PAD_CTL_DSE_40ohm | PAD_CTL_HYS)
46
47#define SPI_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
48 PAD_CTL_DSE_80ohm | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
49
50#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | PAD_CTL_SPEED_MED | \
Markus Niebel03cfff02017-02-03 16:24:59 +010051 PAD_CTL_DSE_80ohm | PAD_CTL_HYS | \
Markus Niebelcb07d742014-07-18 16:52:44 +020052 PAD_CTL_ODE | PAD_CTL_SRE_FAST)
53
54int dram_init(void)
55{
Markus Niebelb6d78102014-11-18 13:22:57 +010056 gd->ram_size = imx_ddr_size();
Markus Niebelcb07d742014-07-18 16:52:44 +020057
58 return 0;
59}
60
61static const uint16_t tqma6_emmc_dsr = 0x0100;
62
Michael Krummsdorfb7c14472020-04-09 15:21:41 +020063#ifndef CONFIG_DM_MMC
Markus Niebelcb07d742014-07-18 16:52:44 +020064/* eMMC on USDHCI3 always present */
65static iomux_v3_cfg_t const tqma6_usdhc3_pads[] = {
66 NEW_PAD_CTRL(MX6_PAD_SD3_CLK__SD3_CLK, USDHC_PAD_CTRL),
67 NEW_PAD_CTRL(MX6_PAD_SD3_CMD__SD3_CMD, USDHC_PAD_CTRL),
68 NEW_PAD_CTRL(MX6_PAD_SD3_DAT0__SD3_DATA0, USDHC_PAD_CTRL),
69 NEW_PAD_CTRL(MX6_PAD_SD3_DAT1__SD3_DATA1, USDHC_PAD_CTRL),
70 NEW_PAD_CTRL(MX6_PAD_SD3_DAT2__SD3_DATA2, USDHC_PAD_CTRL),
71 NEW_PAD_CTRL(MX6_PAD_SD3_DAT3__SD3_DATA3, USDHC_PAD_CTRL),
72 NEW_PAD_CTRL(MX6_PAD_SD3_DAT4__SD3_DATA4, USDHC_PAD_CTRL),
73 NEW_PAD_CTRL(MX6_PAD_SD3_DAT5__SD3_DATA5, USDHC_PAD_CTRL),
74 NEW_PAD_CTRL(MX6_PAD_SD3_DAT6__SD3_DATA6, USDHC_PAD_CTRL),
75 NEW_PAD_CTRL(MX6_PAD_SD3_DAT7__SD3_DATA7, USDHC_PAD_CTRL),
76 /* eMMC reset */
77 NEW_PAD_CTRL(MX6_PAD_SD3_RST__SD3_RESET, GPIO_OUT_PAD_CTRL),
78};
79
80/*
81 * According to board_mmc_init() the following map is done:
Bin Menga1875592016-02-05 19:30:11 -080082 * (U-Boot device node) (Physical Port)
Markus Niebelcb07d742014-07-18 16:52:44 +020083 * mmc0 eMMC (SD3) on TQMa6
84 * mmc1 .. n optional slots used on baseboard
85 */
86struct fsl_esdhc_cfg tqma6_usdhc_cfg = {
87 .esdhc_base = USDHC3_BASE_ADDR,
88 .max_bus_width = 8,
89};
90
91int board_mmc_getcd(struct mmc *mmc)
92{
93 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
94 int ret = 0;
95
96 if (cfg->esdhc_base == USDHC3_BASE_ADDR)
97 /* eMMC/uSDHC3 is always present */
98 ret = 1;
99 else
100 ret = tqma6_bb_board_mmc_getcd(mmc);
101
102 return ret;
103}
104
105int board_mmc_getwp(struct mmc *mmc)
106{
107 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
108 int ret = 0;
109
110 if (cfg->esdhc_base == USDHC3_BASE_ADDR)
111 /* eMMC/uSDHC3 is always present */
112 ret = 0;
113 else
114 ret = tqma6_bb_board_mmc_getwp(mmc);
115
116 return ret;
117}
118
119int board_mmc_init(bd_t *bis)
120{
121 imx_iomux_v3_setup_multiple_pads(tqma6_usdhc3_pads,
122 ARRAY_SIZE(tqma6_usdhc3_pads));
123 tqma6_usdhc_cfg.sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
124 if (fsl_esdhc_initialize(bis, &tqma6_usdhc_cfg)) {
125 puts("Warning: failed to initialize eMMC dev\n");
126 } else {
127 struct mmc *mmc = find_mmc_device(0);
128 if (mmc)
129 mmc_set_dsr(mmc, tqma6_emmc_dsr);
130 }
131
132 tqma6_bb_board_mmc_init(bis);
133
134 return 0;
135}
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200136#endif
Markus Niebelcb07d742014-07-18 16:52:44 +0200137
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200138#ifndef CONFIG_DM_SPI
Markus Niebelcb07d742014-07-18 16:52:44 +0200139static iomux_v3_cfg_t const tqma6_ecspi1_pads[] = {
140 /* SS1 */
141 NEW_PAD_CTRL(MX6_PAD_EIM_D19__GPIO3_IO19, SPI_PAD_CTRL),
142 NEW_PAD_CTRL(MX6_PAD_EIM_D16__ECSPI1_SCLK, SPI_PAD_CTRL),
143 NEW_PAD_CTRL(MX6_PAD_EIM_D17__ECSPI1_MISO, SPI_PAD_CTRL),
144 NEW_PAD_CTRL(MX6_PAD_EIM_D18__ECSPI1_MOSI, SPI_PAD_CTRL),
145};
146
Markus Niebel1719d492014-10-23 15:47:05 +0200147#define TQMA6_SF_CS_GPIO IMX_GPIO_NR(3, 19)
148
Markus Niebelcb07d742014-07-18 16:52:44 +0200149static unsigned const tqma6_ecspi1_cs[] = {
Markus Niebel1719d492014-10-23 15:47:05 +0200150 TQMA6_SF_CS_GPIO,
Markus Niebelcb07d742014-07-18 16:52:44 +0200151};
152
Stefan Roese34ee7862015-03-12 13:34:30 +0100153__weak void tqma6_iomuxc_spi(void)
Markus Niebelcb07d742014-07-18 16:52:44 +0200154{
155 unsigned i;
156
157 for (i = 0; i < ARRAY_SIZE(tqma6_ecspi1_cs); ++i)
158 gpio_direction_output(tqma6_ecspi1_cs[i], 1);
159 imx_iomux_v3_setup_multiple_pads(tqma6_ecspi1_pads,
160 ARRAY_SIZE(tqma6_ecspi1_pads));
161}
162
Patrick Delaunay9309aad2019-02-27 15:20:35 +0100163#if defined(CONFIG_SF_DEFAULT_BUS) && defined(CONFIG_SF_DEFAULT_CS)
Markus Niebel1719d492014-10-23 15:47:05 +0200164int board_spi_cs_gpio(unsigned bus, unsigned cs)
165{
166 return ((bus == CONFIG_SF_DEFAULT_BUS) &&
167 (cs == CONFIG_SF_DEFAULT_CS)) ? TQMA6_SF_CS_GPIO : -1;
168}
Patrick Delaunay9309aad2019-02-27 15:20:35 +0100169#endif
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200170#endif
Markus Niebel1719d492014-10-23 15:47:05 +0200171
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200172#ifdef CONFIG_SYS_I2C
Markus Niebelcb07d742014-07-18 16:52:44 +0200173static struct i2c_pads_info tqma6_i2c3_pads = {
174 /* I2C3: on board LM75, M24C64, */
175 .scl = {
176 .i2c_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_5__I2C3_SCL,
177 I2C_PAD_CTRL),
178 .gpio_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_5__GPIO1_IO05,
179 I2C_PAD_CTRL),
180 .gp = IMX_GPIO_NR(1, 5)
181 },
182 .sda = {
183 .i2c_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_6__I2C3_SDA,
184 I2C_PAD_CTRL),
185 .gpio_mode = NEW_PAD_CTRL(MX6_PAD_GPIO_6__GPIO1_IO06,
186 I2C_PAD_CTRL),
187 .gp = IMX_GPIO_NR(1, 6)
188 }
189};
190
191static void tqma6_setup_i2c(void)
192{
Markus Niebelfd53ec52014-11-18 13:22:56 +0100193 int ret;
194 /*
195 * use logical index for bus, e.g. I2C1 -> 0
196 * warn on error
197 */
198 ret = setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &tqma6_i2c3_pads);
199 if (ret)
200 printf("setup I2C3 failed: %d\n", ret);
Markus Niebelcb07d742014-07-18 16:52:44 +0200201}
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200202#endif
Markus Niebelcb07d742014-07-18 16:52:44 +0200203
204int board_early_init_f(void)
205{
206 return tqma6_bb_board_early_init_f();
207}
208
209int board_init(void)
210{
211 /* address of boot parameters */
212 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
213
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200214#ifndef CONFIG_DM_SPI
Markus Niebelcb07d742014-07-18 16:52:44 +0200215 tqma6_iomuxc_spi();
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200216#endif
217#ifdef CONFIG_SYS_I2C
Markus Niebelcb07d742014-07-18 16:52:44 +0200218 tqma6_setup_i2c();
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200219#endif
Markus Niebelcb07d742014-07-18 16:52:44 +0200220
221 tqma6_bb_board_init();
222
223 return 0;
224}
225
226static const char *tqma6_get_boardname(void)
227{
228 u32 cpurev = get_cpu_rev();
229
230 switch ((cpurev & 0xFF000) >> 12) {
231 case MXC_CPU_MX6SOLO:
232 return "TQMa6S";
233 break;
234 case MXC_CPU_MX6DL:
235 return "TQMa6DL";
236 break;
237 case MXC_CPU_MX6D:
238 return "TQMa6D";
239 break;
240 case MXC_CPU_MX6Q:
241 return "TQMa6Q";
242 break;
243 default:
244 return "??";
245 };
246}
247
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200248#ifdef CONFIG_POWER
Markus Niebeld7d8e8e2017-02-03 16:24:58 +0100249/* setup board specific PMIC */
250int power_init_board(void)
Markus Niebelcb07d742014-07-18 16:52:44 +0200251{
252 struct pmic *p;
Markus Niebeld7d8e8e2017-02-03 16:24:58 +0100253 u32 reg, rev;
Markus Niebelcb07d742014-07-18 16:52:44 +0200254
Markus Niebelcb07d742014-07-18 16:52:44 +0200255 power_pfuze100_init(TQMA6_PFUZE100_I2C_BUS);
Fabio Estevam676ac242014-08-01 08:50:03 -0300256 p = pmic_get("PFUZE100");
Markus Niebelcb07d742014-07-18 16:52:44 +0200257 if (p && !pmic_probe(p)) {
258 pmic_reg_read(p, PFUZE100_DEVICEID, &reg);
Markus Niebeld7d8e8e2017-02-03 16:24:58 +0100259 pmic_reg_read(p, PFUZE100_REVID, &rev);
260 printf("PMIC: PFUZE100 ID=0x%02x REV=0x%02x\n", reg, rev);
Markus Niebelcb07d742014-07-18 16:52:44 +0200261 }
262
Markus Niebeld7d8e8e2017-02-03 16:24:58 +0100263 return 0;
264}
Michael Krummsdorfb7c14472020-04-09 15:21:41 +0200265#endif
Markus Niebeld7d8e8e2017-02-03 16:24:58 +0100266
267int board_late_init(void)
268{
Simon Glass382bee52017-08-03 12:22:09 -0600269 env_set("board_name", tqma6_get_boardname());
Markus Niebeld7d8e8e2017-02-03 16:24:58 +0100270
Markus Niebelcb07d742014-07-18 16:52:44 +0200271 tqma6_bb_board_late_init();
272
273 return 0;
274}
275
276int checkboard(void)
277{
278 printf("Board: %s on a %s\n", tqma6_get_boardname(),
279 tqma6_bb_get_boardname());
280 return 0;
281}
282
283/*
284 * Device Tree Support
285 */
286#if defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT)
Markus Niebel468fb1e2017-02-28 16:37:33 +0100287#define MODELSTRLEN 32u
Simon Glasse895a4b2014-10-23 18:58:47 -0600288int ft_board_setup(void *blob, bd_t *bd)
Markus Niebelcb07d742014-07-18 16:52:44 +0200289{
Markus Niebel468fb1e2017-02-28 16:37:33 +0100290 char modelstr[MODELSTRLEN];
291
292 snprintf(modelstr, MODELSTRLEN, "TQ %s on %s", tqma6_get_boardname(),
293 tqma6_bb_get_boardname());
294 do_fixup_by_path_string(blob, "/", "model", modelstr);
295 fdt_fixup_memory(blob, (u64)PHYS_SDRAM, (u64)gd->ram_size);
Markus Niebelcb07d742014-07-18 16:52:44 +0200296 /* bring in eMMC dsr settings */
297 do_fixup_by_path_u32(blob,
298 "/soc/aips-bus@02100000/usdhc@02198000",
299 "dsr", tqma6_emmc_dsr, 2);
300 tqma6_bb_ft_board_setup(blob, bd);
Simon Glasse895a4b2014-10-23 18:58:47 -0600301
302 return 0;
Markus Niebelcb07d742014-07-18 16:52:44 +0200303}
304#endif /* defined(CONFIG_OF_BOARD_SETUP) && defined(CONFIG_OF_LIBFDT) */