blob: 51c7c05f04dac385c1a678e0e3e04e9f7107d4ab [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liu18936ee2011-11-25 00:18:01 +00002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Jason Liu18936ee2011-11-25 00:18:01 +00007 */
8
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +02009#include <bootm.h>
Jason Liu18936ee2011-11-25 00:18:01 +000010#include <common.h>
Jeroen Hofstee5624c6b2014-10-08 22:57:52 +020011#include <netdev.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090012#include <linux/errno.h>
Jason Liu18936ee2011-11-25 00:18:01 +000013#include <asm/io.h>
14#include <asm/arch/imx-regs.h>
15#include <asm/arch/clock.h>
16#include <asm/arch/sys_proto.h>
Fabio Estevam6a376042012-04-29 08:11:13 +000017#include <asm/arch/crm_regs.h>
Peng Fan770611f2018-01-10 13:20:34 +080018#include <asm/mach-imx/boot_mode.h>
Tim Harvey70caa8e2015-05-18 06:56:46 -070019#include <imx_thermal.h>
Eric Nelsone1eb75b2012-09-23 07:30:55 +000020#include <ipu_pixfmt.h>
Ye.Li7a264162014-11-20 21:14:14 +080021#include <thermal.h>
Nikita Kiryanov44b98412014-11-21 12:47:26 +020022#include <sata.h>
Jason Liu18936ee2011-11-25 00:18:01 +000023
Yangbo Lue37ac712019-06-21 11:42:28 +080024#ifdef CONFIG_FSL_ESDHC_IMX
25#include <fsl_esdhc_imx.h>
Jason Liu18936ee2011-11-25 00:18:01 +000026#endif
27
Eric Nelson11c2e502015-02-15 14:37:21 -070028static u32 reset_cause = -1;
29
Max Krummenacher6ed4d262019-02-01 16:04:51 +010030u32 get_imx_reset_cause(void)
Jason Liu18936ee2011-11-25 00:18:01 +000031{
Jason Liu18936ee2011-11-25 00:18:01 +000032 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
33
Max Krummenacher6ed4d262019-02-01 16:04:51 +010034 if (reset_cause == -1) {
35 reset_cause = readl(&src_regs->srsr);
36/* preserve the value for U-Boot proper */
37#if !defined(CONFIG_SPL_BUILD)
38 writel(reset_cause, &src_regs->srsr);
39#endif
40 }
Jason Liu18936ee2011-11-25 00:18:01 +000041
Max Krummenacher6ed4d262019-02-01 16:04:51 +010042 return reset_cause;
43}
44
45#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
46static char *get_reset_cause(void)
47{
48 switch (get_imx_reset_cause()) {
Jason Liu18936ee2011-11-25 00:18:01 +000049 case 0x00001:
Fabio Estevamcece2622012-03-13 07:26:48 +000050 case 0x00011:
Jason Liu18936ee2011-11-25 00:18:01 +000051 return "POR";
52 case 0x00004:
53 return "CSU";
54 case 0x00008:
55 return "IPP USER";
56 case 0x00010:
Adrian Alonsocd562c82015-09-02 13:54:23 -050057#ifdef CONFIG_MX7
58 return "WDOG1";
59#else
Jason Liu18936ee2011-11-25 00:18:01 +000060 return "WDOG";
Adrian Alonsocd562c82015-09-02 13:54:23 -050061#endif
Jason Liu18936ee2011-11-25 00:18:01 +000062 case 0x00020:
63 return "JTAG HIGH-Z";
64 case 0x00040:
65 return "JTAG SW";
Adrian Alonsocd562c82015-09-02 13:54:23 -050066 case 0x00080:
67 return "WDOG3";
68#ifdef CONFIG_MX7
69 case 0x00100:
70 return "WDOG4";
71 case 0x00200:
72 return "TEMPSENSE";
Peng Fancd357ad2018-11-20 10:19:25 +000073#elif defined(CONFIG_IMX8M)
Peng Fan7537e932018-01-10 13:20:25 +080074 case 0x00100:
75 return "WDOG2";
76 case 0x00200:
77 return "TEMPSENSE";
Adrian Alonsocd562c82015-09-02 13:54:23 -050078#else
79 case 0x00100:
80 return "TEMPSENSE";
Jason Liu18936ee2011-11-25 00:18:01 +000081 case 0x10000:
82 return "WARM BOOT";
Adrian Alonsocd562c82015-09-02 13:54:23 -050083#endif
Jason Liu18936ee2011-11-25 00:18:01 +000084 default:
85 return "unknown reset";
86 }
87}
Prabhakar Kushwaha28420e72015-05-18 17:13:52 +053088#endif
Eric Nelson11c2e502015-02-15 14:37:21 -070089
Anatolij Gustschin38df3702017-08-28 21:46:26 +020090#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
Fabio Estevama7683862012-03-20 04:21:45 +000091
Troy Kisky20332a02012-10-23 10:57:46 +000092const char *get_imx_type(u32 imxtype)
Fabio Estevama7683862012-03-20 04:21:45 +000093{
94 switch (imxtype) {
Peng Fan24341312019-06-27 17:23:49 +080095 case MXC_CPU_IMX8MN:
96 return "8MNano";/* Quad-core version of the imx8mn */
Peng Fan65a6c502019-08-27 06:25:04 +000097 case MXC_CPU_IMX8MM:
98 return "8MMQ"; /* Quad-core version of the imx8mm */
99 case MXC_CPU_IMX8MML:
100 return "8MMQL"; /* Quad-core Lite version of the imx8mm */
101 case MXC_CPU_IMX8MMD:
102 return "8MMD"; /* Dual-core version of the imx8mm */
103 case MXC_CPU_IMX8MMDL:
104 return "8MMDL"; /* Dual-core Lite version of the imx8mm */
105 case MXC_CPU_IMX8MMS:
106 return "8MMS"; /* Single-core version of the imx8mm */
107 case MXC_CPU_IMX8MMSL:
108 return "8MMSL"; /* Single-core Lite version of the imx8mm */
Peng Fancd357ad2018-11-20 10:19:25 +0000109 case MXC_CPU_IMX8MQ:
110 return "8MQ"; /* Quad-core version of the imx8m */
Fabio Estevame25a0652016-02-28 12:33:17 -0300111 case MXC_CPU_MX7S:
Stefan Agner249092f2016-05-06 11:21:50 -0700112 return "7S"; /* Single-core version of the mx7 */
Adrian Alonsocd562c82015-09-02 13:54:23 -0500113 case MXC_CPU_MX7D:
114 return "7D"; /* Dual-core version of the mx7 */
Peng Fand0acd992015-07-11 11:38:42 +0800115 case MXC_CPU_MX6QP:
116 return "6QP"; /* Quad-Plus version of the mx6 */
117 case MXC_CPU_MX6DP:
118 return "6DP"; /* Dual-Plus version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000119 case MXC_CPU_MX6Q:
Fabio Estevama7683862012-03-20 04:21:45 +0000120 return "6Q"; /* Quad-core version of the mx6 */
Fabio Estevam94db6652014-01-26 15:06:41 -0200121 case MXC_CPU_MX6D:
122 return "6D"; /* Dual-core version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000123 case MXC_CPU_MX6DL:
124 return "6DL"; /* Dual Lite version of the mx6 */
125 case MXC_CPU_MX6SOLO:
126 return "6SOLO"; /* Solo version of the mx6 */
127 case MXC_CPU_MX6SL:
Fabio Estevama7683862012-03-20 04:21:45 +0000128 return "6SL"; /* Solo-Lite version of the mx6 */
Peng Fan7ce6d3c2016-12-11 19:24:20 +0800129 case MXC_CPU_MX6SLL:
130 return "6SLL"; /* SLL version of the mx6 */
Fabio Estevam05d54b82014-06-24 17:40:58 -0300131 case MXC_CPU_MX6SX:
132 return "6SX"; /* SoloX version of the mx6 */
Peng Fan8631c062015-07-20 19:28:21 +0800133 case MXC_CPU_MX6UL:
134 return "6UL"; /* Ultra-Lite version of the mx6 */
Peng Fan65ce54b2016-08-11 14:02:38 +0800135 case MXC_CPU_MX6ULL:
136 return "6ULL"; /* ULL version of the mx6 */
Peng Fan81ae46c2019-08-08 09:55:52 +0000137 case MXC_CPU_MX6ULZ:
138 return "6ULZ"; /* ULZ version of the mx6 */
Troy Kisky20332a02012-10-23 10:57:46 +0000139 case MXC_CPU_MX51:
Fabio Estevama7683862012-03-20 04:21:45 +0000140 return "51";
Troy Kisky20332a02012-10-23 10:57:46 +0000141 case MXC_CPU_MX53:
Fabio Estevama7683862012-03-20 04:21:45 +0000142 return "53";
143 default:
Otavio Salvadore972d722012-06-30 05:07:32 +0000144 return "??";
Fabio Estevama7683862012-03-20 04:21:45 +0000145 }
146}
147
Jason Liu18936ee2011-11-25 00:18:01 +0000148int print_cpuinfo(void)
149{
Stefano Babic943a3f22015-05-26 19:53:41 +0200150 u32 cpurev;
151 __maybe_unused u32 max_freq;
Jason Liu18936ee2011-11-25 00:18:01 +0000152
153 cpurev = get_cpu_rev();
Fabio Estevama7683862012-03-20 04:21:45 +0000154
Adrian Alonso1368f992015-09-02 13:54:13 -0500155#if defined(CONFIG_IMX_THERMAL)
156 struct udevice *thermal_dev;
157 int cpu_tmp, minc, maxc, ret;
158
Tim Harveyb83ddac2015-05-18 07:02:25 -0700159 printf("CPU: Freescale i.MX%s rev%d.%d",
160 get_imx_type((cpurev & 0xFF000) >> 12),
161 (cpurev & 0x000F0) >> 4,
162 (cpurev & 0x0000F) >> 0);
163 max_freq = get_cpu_speed_grade_hz();
164 if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
165 printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
166 } else {
167 printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
168 mxc_get_clock(MXC_ARM_CLK) / 1000000);
169 }
170#else
Fabio Estevama7683862012-03-20 04:21:45 +0000171 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
172 get_imx_type((cpurev & 0xFF000) >> 12),
Jason Liu18936ee2011-11-25 00:18:01 +0000173 (cpurev & 0x000F0) >> 4,
174 (cpurev & 0x0000F) >> 0,
175 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Tim Harveyb83ddac2015-05-18 07:02:25 -0700176#endif
Ye.Li7a264162014-11-20 21:14:14 +0800177
Adrian Alonso1368f992015-09-02 13:54:13 -0500178#if defined(CONFIG_IMX_THERMAL)
Tim Harvey70caa8e2015-05-18 06:56:46 -0700179 puts("CPU: ");
180 switch (get_cpu_temp_grade(&minc, &maxc)) {
181 case TEMP_AUTOMOTIVE:
182 puts("Automotive temperature grade ");
183 break;
184 case TEMP_INDUSTRIAL:
185 puts("Industrial temperature grade ");
186 break;
187 case TEMP_EXTCOMMERCIAL:
188 puts("Extended Commercial temperature grade ");
189 break;
190 default:
191 puts("Commercial temperature grade ");
192 break;
193 }
194 printf("(%dC to %dC)", minc, maxc);
Ye.Li7a264162014-11-20 21:14:14 +0800195 ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
196 if (!ret) {
197 ret = thermal_get_temp(thermal_dev, &cpu_tmp);
198
199 if (!ret)
Tim Harvey70caa8e2015-05-18 06:56:46 -0700200 printf(" at %dC\n", cpu_tmp);
Ye.Li7a264162014-11-20 21:14:14 +0800201 else
Fabio Estevam3a384b42015-09-08 14:43:10 -0300202 debug(" - invalid sensor data\n");
Ye.Li7a264162014-11-20 21:14:14 +0800203 } else {
Fabio Estevam3a384b42015-09-08 14:43:10 -0300204 debug(" - invalid sensor device\n");
Ye.Li7a264162014-11-20 21:14:14 +0800205 }
206#endif
207
Jason Liu18936ee2011-11-25 00:18:01 +0000208 printf("Reset cause: %s\n", get_reset_cause());
209 return 0;
210}
211#endif
212
213int cpu_eth_init(bd_t *bis)
214{
215 int rc = -ENODEV;
216
217#if defined(CONFIG_FEC_MXC)
218 rc = fecmxc_initialize(bis);
219#endif
220
221 return rc;
222}
223
Yangbo Lue37ac712019-06-21 11:42:28 +0800224#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liu18936ee2011-11-25 00:18:01 +0000225/*
226 * Initializes on-chip MMC controllers.
227 * to override, implement board_mmc_init()
228 */
229int cpu_mmc_init(bd_t *bis)
230{
Jason Liu18936ee2011-11-25 00:18:01 +0000231 return fsl_esdhc_mmc_init(bis);
Jason Liu18936ee2011-11-25 00:18:01 +0000232}
Benoît Thébaudeauecb0f312012-08-17 10:42:55 +0000233#endif
Jason Liu18936ee2011-11-25 00:18:01 +0000234
Peng Fancd357ad2018-11-20 10:19:25 +0000235#if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
Fabio Estevam6a376042012-04-29 08:11:13 +0000236u32 get_ahb_clk(void)
237{
238 struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
239 u32 reg, ahb_podf;
240
241 reg = __raw_readl(&imx_ccm->cbcdr);
242 reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
243 ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
244
245 return get_periph_clk() / (ahb_podf + 1);
246}
Adrian Alonsocd562c82015-09-02 13:54:23 -0500247#endif
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000248
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000249void arch_preboot_os(void)
250{
Marek Vasut42dc1232019-06-09 03:50:51 +0200251#if defined(CONFIG_PCIE_IMX) && !CONFIG_IS_ENABLED(DM_PCI)
Tim Harvey6ecbe132017-05-12 12:58:41 -0700252 imx_pcie_remove();
253#endif
Simon Glass10e40d52017-06-14 21:28:25 -0600254#if defined(CONFIG_SATA)
Ludwig Zenz86e59532019-07-02 15:10:52 +0200255 if (!is_mx6sdl()) {
256 sata_remove(0);
Soeren Mochdd1c8f12014-11-27 10:11:41 +0100257#if defined(CONFIG_MX6)
Ludwig Zenz86e59532019-07-02 15:10:52 +0200258 disable_sata_clock();
Soeren Mochdd1c8f12014-11-27 10:11:41 +0100259#endif
Ludwig Zenz86e59532019-07-02 15:10:52 +0200260 }
Nikita Kiryanov44b98412014-11-21 12:47:26 +0200261#endif
262#if defined(CONFIG_VIDEO_IPUV3)
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000263 /* disable video before launching O/S */
264 ipuv3_fb_shutdown();
Eric Nelsone1eb75b2012-09-23 07:30:55 +0000265#endif
Igor Opaniuk8c1df092019-06-04 00:05:59 +0300266#if defined(CONFIG_VIDEO_MXS) && !defined(CONFIG_DM_VIDEO)
Peng Fan623787f2015-10-29 15:54:51 +0800267 lcdif_power_down();
268#endif
Nikita Kiryanov44b98412014-11-21 12:47:26 +0200269}
Fabio Estevam32c81ea2014-11-14 11:27:21 -0200270
Peng Fancd357ad2018-11-20 10:19:25 +0000271#ifndef CONFIG_IMX8M
Fabio Estevam32c81ea2014-11-14 11:27:21 -0200272void set_chipselect_size(int const cs_size)
273{
274 unsigned int reg;
275 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
276 reg = readl(&iomuxc_regs->gpr[1]);
277
278 switch (cs_size) {
279 case CS0_128:
280 reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
281 reg |= 0x5;
282 break;
283 case CS0_64M_CS1_64M:
284 reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
285 reg |= 0x1B;
286 break;
287 case CS0_64M_CS1_32M_CS2_32M:
288 reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
289 reg |= 0x4B;
290 break;
291 case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
292 reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
293 reg |= 0x249;
294 break;
295 default:
296 printf("Unknown chip select size: %d\n", cs_size);
297 break;
298 }
299
300 writel(reg, &iomuxc_regs->gpr[1]);
301}
Peng Fan7537e932018-01-10 13:20:25 +0800302#endif
Fabio Estevam4555c262017-11-27 10:25:09 -0200303
Peng Fancd357ad2018-11-20 10:19:25 +0000304#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
Peng Fan423e84b2018-01-10 13:20:29 +0800305/*
306 * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
307 * defines a 2-bit SPEED_GRADING
308 */
309#define OCOTP_TESTER3_SPEED_SHIFT 8
Peng Fane56d9d72018-01-10 13:20:30 +0800310enum cpu_speed {
311 OCOTP_TESTER3_SPEED_GRADE0,
312 OCOTP_TESTER3_SPEED_GRADE1,
313 OCOTP_TESTER3_SPEED_GRADE2,
314 OCOTP_TESTER3_SPEED_GRADE3,
315};
Peng Fan423e84b2018-01-10 13:20:29 +0800316
317u32 get_cpu_speed_grade_hz(void)
318{
319 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
320 struct fuse_bank *bank = &ocotp->bank[1];
321 struct fuse_bank1_regs *fuse =
322 (struct fuse_bank1_regs *)bank->fuse_regs;
323 uint32_t val;
324
325 val = readl(&fuse->tester3);
326 val >>= OCOTP_TESTER3_SPEED_SHIFT;
327 val &= 0x3;
328
329 switch(val) {
Peng Fane56d9d72018-01-10 13:20:30 +0800330 case OCOTP_TESTER3_SPEED_GRADE0:
Peng Fan423e84b2018-01-10 13:20:29 +0800331 return 800000000;
Peng Fane56d9d72018-01-10 13:20:30 +0800332 case OCOTP_TESTER3_SPEED_GRADE1:
333 return is_mx7() ? 500000000 : 1000000000;
334 case OCOTP_TESTER3_SPEED_GRADE2:
335 return is_mx7() ? 1000000000 : 1300000000;
336 case OCOTP_TESTER3_SPEED_GRADE3:
337 return is_mx7() ? 1200000000 : 1500000000;
Peng Fan423e84b2018-01-10 13:20:29 +0800338 }
Peng Fane56d9d72018-01-10 13:20:30 +0800339
Peng Fan423e84b2018-01-10 13:20:29 +0800340 return 0;
341}
342
343/*
344 * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
345 * defines a 2-bit SPEED_GRADING
346 */
347#define OCOTP_TESTER3_TEMP_SHIFT 6
348
349u32 get_cpu_temp_grade(int *minc, int *maxc)
350{
351 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
352 struct fuse_bank *bank = &ocotp->bank[1];
353 struct fuse_bank1_regs *fuse =
354 (struct fuse_bank1_regs *)bank->fuse_regs;
355 uint32_t val;
356
357 val = readl(&fuse->tester3);
358 val >>= OCOTP_TESTER3_TEMP_SHIFT;
359 val &= 0x3;
360
361 if (minc && maxc) {
362 if (val == TEMP_AUTOMOTIVE) {
363 *minc = -40;
364 *maxc = 125;
365 } else if (val == TEMP_INDUSTRIAL) {
366 *minc = -40;
367 *maxc = 105;
368 } else if (val == TEMP_EXTCOMMERCIAL) {
369 *minc = -20;
370 *maxc = 105;
371 } else {
372 *minc = 0;
373 *maxc = 95;
374 }
375 }
376 return val;
377}
378#endif
379
Peng Fanb890c4a2019-09-16 03:09:34 +0000380#if defined(CONFIG_MX7) || defined(CONFIG_IMX8MQ) || defined(CONFIG_IMX8MM)
Peng Fan770611f2018-01-10 13:20:34 +0800381enum boot_device get_boot_device(void)
382{
383 struct bootrom_sw_info **p =
384 (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
385
386 enum boot_device boot_dev = SD1_BOOT;
387 u8 boot_type = (*p)->boot_dev_type;
388 u8 boot_instance = (*p)->boot_dev_instance;
389
390 switch (boot_type) {
391 case BOOT_TYPE_SD:
392 boot_dev = boot_instance + SD1_BOOT;
393 break;
394 case BOOT_TYPE_MMC:
395 boot_dev = boot_instance + MMC1_BOOT;
396 break;
397 case BOOT_TYPE_NAND:
398 boot_dev = NAND_BOOT;
399 break;
400 case BOOT_TYPE_QSPI:
401 boot_dev = QSPI_BOOT;
402 break;
403 case BOOT_TYPE_WEIM:
404 boot_dev = WEIM_NOR_BOOT;
405 break;
406 case BOOT_TYPE_SPINOR:
407 boot_dev = SPI_NOR_BOOT;
408 break;
Peng Fancd357ad2018-11-20 10:19:25 +0000409#ifdef CONFIG_IMX8M
Peng Fan80ebf862018-01-10 13:20:35 +0800410 case BOOT_TYPE_USB:
411 boot_dev = USB_BOOT;
412 break;
413#endif
Peng Fan770611f2018-01-10 13:20:34 +0800414 default:
415 break;
416 }
417
418 return boot_dev;
419}
420#endif
421
Fabio Estevam4555c262017-11-27 10:25:09 -0200422#ifdef CONFIG_NXP_BOARD_REVISION
423int nxp_board_rev(void)
424{
425 /*
426 * Get Board ID information from OCOTP_GP1[15:8]
427 * RevA: 0x1
428 * RevB: 0x2
429 * RevC: 0x3
430 */
431 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
432 struct fuse_bank *bank = &ocotp->bank[4];
433 struct fuse_bank4_regs *fuse =
434 (struct fuse_bank4_regs *)bank->fuse_regs;
435
436 return (readl(&fuse->gp1) >> 8 & 0x0F);
437}
438
439char nxp_board_rev_string(void)
440{
441 const char *rev = "A";
442
443 return (*rev + nxp_board_rev() - 1);
444}
445#endif