blob: a8942095c952fd73d6d8b336a8203c3fff58a54c [file] [log] [blame]
Jon Loeliger0cde4b02007-04-11 16:50:57 -05001/*
2 * Copyright 2007 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8544ds board configuration file
25 *
26 */
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/* High Level Configuration Options */
31#define CONFIG_BOOKE 1 /* BOOKE */
32#define CONFIG_E500 1 /* BOOKE e500 family */
33#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
34#define CONFIG_MPC8544 1
35#define CONFIG_MPC8544DS 1
36
Ed Swarthout837f1ba2007-07-27 01:50:51 -050037#define CONFIG_PCI 1 /* Enable PCI/PCIE */
38#define CONFIG_PCI1 1 /* PCI controller 1 */
39#define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
40#define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
41#define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
42#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala8ff3de62007-12-07 12:17:34 -060043#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050044
Kumar Gala4bcae9c2008-01-16 01:16:16 -060045#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
46
Ed Swarthout837f1ba2007-07-27 01:50:51 -050047#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050048#define CONFIG_ENV_OVERWRITE
49#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
50#undef CONFIG_DDR_DLL
51#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
52
53#define CONFIG_DDR_ECC /* only for ECC DDR module */
54#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
55#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
56
57#define CONFIG_DDR_ECC_CMD
Ed Swarthout837f1ba2007-07-27 01:50:51 -050058#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050059
60/*
61 * When initializing flash, if we cannot find the manufacturer ID,
62 * assume this is the AMD flash associated with the CDS board.
63 * This allows booting from a promjet.
64 */
65#define CONFIG_ASSUME_AMD_FLASH
66
67#define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
68
69#ifndef __ASSEMBLY__
70extern unsigned long get_board_sys_clk(unsigned long dummy);
71#endif
72#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
73
74/*
75 * These can be toggled for performance analysis, otherwise use default.
76 */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050077#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050078#define CONFIG_BTB /* toggle branch predition */
79#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
80#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
81
82/*
83 * Only possible on E500 Version 2 or newer cores.
84 */
85#define CONFIG_ENABLE_36BIT_PHYS 1
86
87#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
88
89#undef CFG_DRAM_TEST /* memory test, takes time */
90#define CFG_MEMTEST_START 0x00200000 /* memtest works on */
91#define CFG_MEMTEST_END 0x00400000
92#define CFG_ALT_MEMTEST
Ed Swarthout837f1ba2007-07-27 01:50:51 -050093#define CONFIG_PANIC_HANG /* do not reset board on panic */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050094
95/*
96 * Base addresses -- Note these are effective addresses where the
97 * actual resources get mapped (not physical addresses)
98 */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050099#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500100#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
101#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
102
103#define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
104#define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
105#define CFG_PCIE2_ADDR (CFG_CCSRBAR+0x9000)
106#define CFG_PCIE3_ADDR (CFG_CCSRBAR+0xb000)
107
108/*
109 * DDR Setup
110 */
111#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
112#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
113
114#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
115
116/*
117 * Make sure required options are set
118 */
119#ifndef CONFIG_SPD_EEPROM
120#error ("CONFIG_SPD_EEPROM is required")
121#endif
122
123#undef CONFIG_CLOCKS_IN_MHZ
124
125/*
126 * Memory map
127 *
128 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
129 *
130 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
131 *
132 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
133 *
134 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
135 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
136 *
137 * Localbus cacheable
138 *
139 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
140 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
141 *
142 * Localbus non-cacheable
143 *
144 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
145 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
146 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
147 *
148 */
149
150/*
151 * Local Bus Definitions
152 */
153#define CFG_BOOT_BLOCK 0xfc000000 /* boot TLB */
154
155#define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
156
157#define CFG_FLASH_BASE 0xff800000 /* start of FLASH 8M */
158
159#define CFG_BR0_PRELIM 0xff801001
160#define CFG_BR1_PRELIM 0xfe801001
161
162#define CFG_OR0_PRELIM 0xff806e65
163#define CFG_OR1_PRELIM 0xff806e65
164
165#define CFG_FLASH_BANKS_LIST {0xfe800000,CFG_FLASH_BASE}
166
167#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
168#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
169#undef CFG_FLASH_CHECKSUM
170#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
171#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
172
173#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
174
175#define CFG_FLASH_CFI_DRIVER
176#define CFG_FLASH_CFI
177#define CFG_FLASH_EMPTY_INFO
178
179#define CFG_LBC_NONCACHE_BASE 0xf8000000
180
181#define CFG_BR2_PRELIM 0xf8201001 /* port size 16bit */
182#define CFG_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
183
184#define CFG_BR3_PRELIM 0xf8100801 /* port size 8bit */
185#define CFG_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
186
Kim Phillips7608d752007-08-21 17:00:17 -0500187#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500188#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
189#define PIXIS_ID 0x0 /* Board ID at offset 0 */
190#define PIXIS_VER 0x1 /* Board version at offset 1 */
191#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
192#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
193#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
194 * register */
195#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
196#define PIXIS_VCTL 0x10 /* VELA Control Register */
197#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
198#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
199#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
200#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
201#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
202#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
203#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jason Jindb74b3c2007-10-29 19:26:21 +0800204#define CFG_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500205
206
207/* define to use L1 as initial stack */
208#define CONFIG_L1_INIT_RAM 1
209#define CFG_INIT_L1_LOCK 1
210#define CFG_INIT_L1_ADDR 0xf4010000 /* Initial L1 address */
211#define CFG_INIT_L1_END 0x00004000 /* End of used area in RAM */
212
213/* define to use L2SRAM as initial stack */
214#undef CONFIG_L2_INIT_RAM
215#define CFG_INIT_L2_ADDR 0xf8fc0000
216#define CFG_INIT_L2_END 0x00040000 /* End of used area in RAM */
217
218#ifdef CONFIG_L1_INIT_RAM
219#define CFG_INIT_RAM_ADDR CFG_INIT_L1_ADDR
220#define CFG_INIT_RAM_END CFG_INIT_L1_END
221#else
222#define CFG_INIT_RAM_ADDR CFG_INIT_L2_ADDR
223#define CFG_INIT_RAM_END CFG_INIT_L2_END
224#endif
225
226#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
227#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
228#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
229
230#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
231#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
232
233/* Serial Port - controlled on board with jumper J8
234 * open - index 2
235 * shorted - index 1
236 */
237#define CONFIG_CONS_INDEX 1
238#undef CONFIG_SERIAL_SOFTWARE_FIFO
239#define CFG_NS16550
240#define CFG_NS16550_SERIAL
241#define CFG_NS16550_REG_SIZE 1
242#define CFG_NS16550_CLK get_bus_freq(0)
243
244#define CFG_BAUDRATE_TABLE \
245 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
246
247#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
248#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
249
250/* Use the HUSH parser */
251#define CFG_HUSH_PARSER
252#ifdef CFG_HUSH_PARSER
253#define CFG_PROMPT_HUSH_PS2 "> "
254#endif
255
256/* pass open firmware flat tree */
Kumar Galaaddce572007-11-26 17:12:24 -0600257#define CONFIG_OF_LIBFDT 1
258#define CONFIG_OF_BOARD_SETUP 1
259#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500260
261/* I2C */
262#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
263#define CONFIG_HARD_I2C /* I2C with hardware support */
264#undef CONFIG_SOFT_I2C /* I2C bit-banged */
265#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
266#define CFG_I2C_EEPROM_ADDR 0x57
267#define CFG_I2C_SLAVE 0x7F
268#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
269#define CFG_I2C_OFFSET 0x3100
270
271/*
272 * General PCI
273 * Memory space is mapped 1-1, but I/O space must start from 0.
274 */
275#define CFG_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
276#define CFG_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
277
278#define CFG_PCI1_MEM_BASE 0xc0000000
279#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
280#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
281#define CFG_PCI1_IO_BASE 0x00000000
282#define CFG_PCI1_IO_PHYS 0xe1000000
Kumar Galad64ee902007-08-16 15:05:04 -0500283#define CFG_PCI1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500284
285/* PCI view of System Memory */
286#define CFG_PCI_MEMORY_BUS 0x00000000
287#define CFG_PCI_MEMORY_PHYS 0x00000000
288#define CFG_PCI_MEMORY_SIZE 0x80000000
289
290/* controller 2, Slot 1, tgtid 1, Base address 9000 */
291#define CFG_PCIE2_MEM_BASE 0x80000000
292#define CFG_PCIE2_MEM_PHYS CFG_PCIE2_MEM_BASE
293#define CFG_PCIE2_MEM_SIZE 0x20000000 /* 512M */
294#define CFG_PCIE2_IO_BASE 0x00000000
Kumar Galad64ee902007-08-16 15:05:04 -0500295#define CFG_PCIE2_IO_PHYS 0xe1010000
296#define CFG_PCIE2_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500297
298/* controller 1, Slot 2,tgtid 2, Base address a000 */
299#define CFG_PCIE1_MEM_BASE 0xa0000000
300#define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
Kumar Galad64ee902007-08-16 15:05:04 -0500301#define CFG_PCIE1_MEM_SIZE 0x10000000 /* 256M */
302#define CFG_PCIE1_IO_BASE 0x00000000
303#define CFG_PCIE1_IO_PHYS 0xe1020000
304#define CFG_PCIE1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500305
306/* controller 3, direct to uli, tgtid 3, Base address b000 */
307#define CFG_PCIE3_MEM_BASE 0xb0000000
308#define CFG_PCIE3_MEM_PHYS CFG_PCIE3_MEM_BASE
Kumar Galad64ee902007-08-16 15:05:04 -0500309#define CFG_PCIE3_MEM_SIZE 0x00100000 /* 1M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500310#define CFG_PCIE3_IO_BASE 0x00000000
Kumar Galad64ee902007-08-16 15:05:04 -0500311#define CFG_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500312#define CFG_PCIE3_IO_SIZE 0x00100000 /* 1M */
Kumar Gala56a92702007-08-30 16:18:18 -0500313#define CFG_PCIE3_MEM_BASE2 0xb0200000
314#define CFG_PCIE3_MEM_PHYS2 CFG_PCIE3_MEM_BASE2
315#define CFG_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500316
317#if defined(CONFIG_PCI)
318
319#define CONFIG_NET_MULTI
320#define CONFIG_PCI_PNP /* do pci plug-and-play */
321
322#undef CONFIG_EEPRO100
323#undef CONFIG_TULIP
324#define CONFIG_RTL8139
325
326#ifdef CONFIG_RTL8139
327/* This macro is used by RTL8139 but not defined in PPC architecture */
328#define KSEG1ADDR(x) (x)
329#define _IO_BASE 0x00000000
330#endif
331
332#ifndef CONFIG_PCI_PNP
333 #define PCI_ENET0_IOADDR CFG_PCI1_IO_BASE
334 #define PCI_ENET0_MEMADDR CFG_PCI1_IO_BASE
335 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
336#endif
337
338#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
339#define CONFIG_DOS_PARTITION
340#define CONFIG_SCSI_AHCI
341
342#ifdef CONFIG_SCSI_AHCI
343#define CONFIG_SATA_ULI5288
344#define CFG_SCSI_MAX_SCSI_ID 4
345#define CFG_SCSI_MAX_LUN 1
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500346#define CFG_SCSI_MAX_DEVICE (CFG_SCSI_MAX_SCSI_ID * CFG_SCSI_MAX_LUN)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500347#define CFG_SCSI_MAXDEVICE CFG_SCSI_MAX_DEVICE
348#endif /* SCSCI */
349
350#endif /* CONFIG_PCI */
351
352
353#if defined(CONFIG_TSEC_ENET)
354
355#ifndef CONFIG_NET_MULTI
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500356#define CONFIG_NET_MULTI 1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500357#endif
358
359#define CONFIG_MII 1 /* MII PHY management */
360#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
Kim Phillips255a35772007-05-16 16:52:19 -0500361#define CONFIG_TSEC1 1
362#define CONFIG_TSEC1_NAME "eTSEC1"
363#define CONFIG_TSEC3 1
364#define CONFIG_TSEC3_NAME "eTSEC3"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500365
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500366#define TSEC1_PHY_ADDR 0
367#define TSEC3_PHY_ADDR 1
368
Andy Fleming3a790132007-08-15 20:03:25 -0500369#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
370#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
371
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500372#define TSEC1_PHYIDX 0
373#define TSEC3_PHYIDX 0
374
375#define CONFIG_ETHPRIME "eTSEC1"
376
377#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500378#endif /* CONFIG_TSEC_ENET */
379
380/*
381 * Environment
382 */
383#define CFG_ENV_IS_IN_FLASH 1
384#if CFG_MONITOR_BASE > 0xfff80000
385#define CFG_ENV_ADDR 0xfff80000
386#else
387#define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
388#endif
389#define CFG_ENV_SIZE 0x2000
390#define CFG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
391
392#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
393#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
394
Jon Loeliger2835e512007-06-13 13:22:08 -0500395/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500396 * BOOTP options
397 */
398#define CONFIG_BOOTP_BOOTFILESIZE
399#define CONFIG_BOOTP_BOOTPATH
400#define CONFIG_BOOTP_GATEWAY
401#define CONFIG_BOOTP_HOSTNAME
402
403
404/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500405 * Command line configuration.
406 */
407#include <config_cmd_default.h>
408
409#define CONFIG_CMD_PING
410#define CONFIG_CMD_I2C
411#define CONFIG_CMD_MII
Kumar Gala82ac8c92007-12-07 12:04:30 -0600412#define CONFIG_CMD_ELF
Jon Loeliger2835e512007-06-13 13:22:08 -0500413
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500414#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500415 #define CONFIG_CMD_PCI
416 #define CONFIG_CMD_BEDBUG
417 #define CONFIG_CMD_NET
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500418 #define CONFIG_CMD_SCSI
419 #define CONFIG_CMD_EXT2
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500420#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500421
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500422
423#undef CONFIG_WATCHDOG /* watchdog disabled */
424
425/*
426 * Miscellaneous configurable options
427 */
428#define CFG_LONGHELP /* undef to save memory */
Kumar Gala50c03c82007-11-27 22:42:34 -0600429#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500430#define CFG_LOAD_ADDR 0x2000000 /* default load address */
431#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger2835e512007-06-13 13:22:08 -0500432#if defined(CONFIG_CMD_KGDB)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500433#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
434#else
435#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
436#endif
437#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
438#define CFG_MAXARGS 16 /* max number of command args */
439#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
440#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
441
442/*
443 * For booting Linux, the board info and command line data
444 * have to be in the first 8 MB of memory, since this is
445 * the maximum mapped by the Linux kernel during initialization.
446 */
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500447#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500448
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500449/*
450 * Internal Definitions
451 *
452 * Boot Flags
453 */
454#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
455#define BOOTFLAG_WARM 0x02 /* Software reboot */
456
Jon Loeliger2835e512007-06-13 13:22:08 -0500457#if defined(CONFIG_CMD_KGDB)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500458#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
459#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
460#endif
461
462/*
463 * Environment Configuration
464 */
465
466/* The mac addresses for all ethernet interface */
467#if defined(CONFIG_TSEC_ENET)
Kumar Galaea5877e2007-08-16 11:01:21 -0500468#define CONFIG_HAS_ETH0
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500469#define CONFIG_ETHADDR 00:E0:0C:02:00:FD
470#define CONFIG_HAS_ETH1
471#define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500472#endif
473
474#define CONFIG_IPADDR 192.168.1.251
475
476#define CONFIG_HOSTNAME 8544ds_unknown
477#define CONFIG_ROOTPATH /nfs/mpc85xx
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500478#define CONFIG_BOOTFILE 8544ds/uImage.uboot
479#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500480
Kumar Gala50c03c82007-11-27 22:42:34 -0600481#define CONFIG_SERVERIP 192.168.1.1
482#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500483#define CONFIG_NETMASK 255.255.0.0
484
485#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
486
487#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500488#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500489
490#define CONFIG_BAUDRATE 115200
491
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500492#define CONFIG_EXTRA_ENV_SETTINGS \
493 "netdev=eth0\0" \
494 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
495 "tftpflash=tftpboot $loadaddr $uboot; " \
496 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
497 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
498 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
499 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
500 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500501 "consoledev=ttyS0\0" \
502 "ramdiskaddr=2000000\0" \
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500503 "ramdiskfile=8544ds/ramdisk.uboot\0" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600504 "fdtaddr=c00000\0" \
505 "fdtfile=8544ds/mpc8544ds.dtb\0" \
506 "bdev=sda3\0"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500507
508#define CONFIG_NFSBOOTCOMMAND \
509 "setenv bootargs root=/dev/nfs rw " \
510 "nfsroot=$serverip:$rootpath " \
511 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
512 "console=$consoledev,$baudrate $othbootargs;" \
513 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600514 "tftp $fdtaddr $fdtfile;" \
515 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500516
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500517#define CONFIG_RAMBOOTCOMMAND \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500518 "setenv bootargs root=/dev/ram rw " \
519 "console=$consoledev,$baudrate $othbootargs;" \
520 "tftp $ramdiskaddr $ramdiskfile;" \
521 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600522 "tftp $fdtaddr $fdtfile;" \
523 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500524
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500525#define CONFIG_BOOTCOMMAND \
526 "setenv bootargs root=/dev/$bdev rw " \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500527 "console=$consoledev,$baudrate $othbootargs;" \
528 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600529 "tftp $fdtaddr $fdtfile;" \
530 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500531
532#endif /* __CONFIG_H */