blob: 859a26011c4c67d69b1524ca58883c5e43da0407 [file] [log] [blame]
Vitaly Andrianovef509b92014-04-04 13:16:53 -04001/*
Hao Zhange5951072014-07-09 23:44:46 +03002 * Keystone : Board initialization
Vitaly Andrianovef509b92014-04-04 13:16:53 -04003 *
Hao Zhange5951072014-07-09 23:44:46 +03004 * (C) Copyright 2014
Vitaly Andrianovef509b92014-04-04 13:16:53 -04005 * Texas Instruments Incorporated, <www.ti.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
Hao Zhange5951072014-07-09 23:44:46 +030010#include "board.h"
Vitaly Andrianovef509b92014-04-04 13:16:53 -040011#include <common.h>
Hao Zhang5ec66b12014-10-22 16:32:31 +030012#include <spl.h>
Vitaly Andrianovef509b92014-04-04 13:16:53 -040013#include <exports.h>
14#include <fdt_support.h>
Khoronzhuk, Ivan0b868582014-07-09 19:48:40 +030015#include <asm/arch/ddr3.h>
Khoronzhuk, Ivan497e9e02014-09-29 22:17:24 +030016#include <asm/arch/psc_defs.h>
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030017#include <asm/ti-common/ti-aemif.h>
Khoronzhuk, Ivan0935cac2014-09-29 22:17:22 +030018#include <asm/ti-common/keystone_net.h>
Vitaly Andrianovef509b92014-04-04 13:16:53 -040019
20DECLARE_GLOBAL_DATA_PTR;
21
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030022static struct aemif_config aemif_configs[] = {
Vitaly Andrianovef509b92014-04-04 13:16:53 -040023 { /* CS0 */
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030024 .mode = AEMIF_MODE_NAND,
Vitaly Andrianovef509b92014-04-04 13:16:53 -040025 .wr_setup = 0xf,
26 .wr_strobe = 0x3f,
27 .wr_hold = 7,
28 .rd_setup = 0xf,
29 .rd_strobe = 0x3f,
30 .rd_hold = 7,
31 .turn_around = 3,
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030032 .width = AEMIF_WIDTH_8,
Vitaly Andrianovef509b92014-04-04 13:16:53 -040033 },
Vitaly Andrianovef509b92014-04-04 13:16:53 -040034};
35
36int dram_init(void)
37{
Vitaly Andrianov66c98a02015-02-11 14:07:58 -050038 u32 ddr3_size;
39
40 ddr3_size = ddr3_init();
Vitaly Andrianovef509b92014-04-04 13:16:53 -040041
42 gd->ram_size = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE,
43 CONFIG_MAX_RAM_BANK_SIZE);
Khoronzhuk, Ivan909ea9a2014-06-07 05:10:49 +030044 aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs);
Vitaly Andrianov66c98a02015-02-11 14:07:58 -050045 ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size);
Vitaly Andrianovef509b92014-04-04 13:16:53 -040046 return 0;
47}
48
Hao Zhange5951072014-07-09 23:44:46 +030049int board_init(void)
50{
Nishanth Menon59d4cd22015-07-22 18:05:43 -050051 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040052
Hao Zhange5951072014-07-09 23:44:46 +030053 return 0;
54}
55
56#ifdef CONFIG_DRIVER_TI_KEYSTONE_NET
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040057int get_eth_env_param(char *env_name)
58{
59 char *env;
Hao Zhange5951072014-07-09 23:44:46 +030060 int res = -1;
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040061
62 env = getenv(env_name);
63 if (env)
64 res = simple_strtol(env, NULL, 0);
65
66 return res;
67}
68
69int board_eth_init(bd_t *bis)
70{
Hao Zhange5951072014-07-09 23:44:46 +030071 int j;
72 int res;
73 int port_num;
74 char link_type_name[32];
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040075
Khoronzhuk, Ivan497e9e02014-09-29 22:17:24 +030076 /* By default, select PA PLL clock as PA clock source */
77 if (psc_enable_module(KS2_LPSC_PA))
78 return -1;
79 if (psc_enable_module(KS2_LPSC_CPGMAC))
80 return -1;
81 if (psc_enable_module(KS2_LPSC_CRYPTO))
82 return -1;
83
Hao Zhange5951072014-07-09 23:44:46 +030084 port_num = get_num_eth_ports();
85
86 for (j = 0; j < port_num; j++) {
Karicheri, Muralidharanfc9a8e82014-04-01 15:01:13 -040087 sprintf(link_type_name, "sgmii%d_link_type", j);
88 res = get_eth_env_param(link_type_name);
89 if (res >= 0)
90 eth_priv_cfg[j].sgmii_link_type = res;
91
92 keystone2_emac_initialize(&eth_priv_cfg[j]);
93 }
94
95 return 0;
96}
97#endif
98
Hao Zhang5ec66b12014-10-22 16:32:31 +030099#ifdef CONFIG_SPL_BUILD
100void spl_board_init(void)
101{
102 spl_init_keystone_plls();
103 preloader_console_init();
104}
105
106u32 spl_boot_device(void)
107{
108#if defined(CONFIG_SPL_SPI_LOAD)
109 return BOOT_DEVICE_SPI;
110#else
111 puts("Unknown boot device\n");
112 hang();
113#endif
114}
115#endif
116
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400117#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
Simon Glasse895a4b2014-10-23 18:58:47 -0600118int ft_board_setup(void *blob, bd_t *bd)
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400119{
Hao Zhange5951072014-07-09 23:44:46 +0300120 int lpae;
121 char *env;
122 char *endp;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400123 int nbanks;
Hao Zhange5951072014-07-09 23:44:46 +0300124 u64 size[2];
125 u64 start[2];
Hao Zhange5951072014-07-09 23:44:46 +0300126 int nodeoffset;
127 u32 ddr3a_size;
128 int unitrd_fixup = 0;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400129
130 env = getenv("mem_lpae");
131 lpae = env && simple_strtol(env, NULL, 0);
Murali Karicheri0bedbb82014-07-09 23:44:45 +0300132 env = getenv("uinitrd_fixup");
133 unitrd_fixup = env && simple_strtol(env, NULL, 0);
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400134
135 ddr3a_size = 0;
136 if (lpae) {
137 env = getenv("ddr3a_size");
138 if (env)
139 ddr3a_size = simple_strtol(env, NULL, 10);
140 if ((ddr3a_size != 8) && (ddr3a_size != 4))
141 ddr3a_size = 0;
142 }
143
144 nbanks = 1;
145 start[0] = bd->bi_dram[0].start;
146 size[0] = bd->bi_dram[0].size;
147
148 /* adjust memory start address for LPAE */
149 if (lpae) {
Hao Zhange5951072014-07-09 23:44:46 +0300150 start[0] -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400151 start[0] += CONFIG_SYS_LPAE_SDRAM_BASE;
152 }
153
154 if ((size[0] == 0x80000000) && (ddr3a_size != 0)) {
155 size[1] = ((u64)ddr3a_size - 2) << 30;
156 start[1] = 0x880000000;
157 nbanks++;
158 }
159
160 /* reserve memory at start of bank */
Khoronzhuk, Ivan30491fc2014-11-04 20:48:47 +0200161 env = getenv("mem_reserve_head");
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400162 if (env) {
163 start[0] += ustrtoul(env, &endp, 0);
164 size[0] -= ustrtoul(env, &endp, 0);
165 }
166
Khoronzhuk, Ivan30491fc2014-11-04 20:48:47 +0200167 env = getenv("mem_reserve");
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400168 if (env)
169 size[0] -= ustrtoul(env, &endp, 0);
170
171 fdt_fixup_memory_banks(blob, start, size, nbanks);
172
173 /* Fix up the initrd */
Murali Karicheri0bedbb82014-07-09 23:44:45 +0300174 if (lpae && unitrd_fixup) {
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400175 int err;
Hao Zhange5951072014-07-09 23:44:46 +0300176 u32 *prop1, *prop2;
177 u64 initrd_start, initrd_end;
Murali Karicheri0bedbb82014-07-09 23:44:45 +0300178
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400179 nodeoffset = fdt_path_offset(blob, "/chosen");
180 if (nodeoffset >= 0) {
181 prop1 = (u32 *)fdt_getprop(blob, nodeoffset,
182 "linux,initrd-start", NULL);
183 prop2 = (u32 *)fdt_getprop(blob, nodeoffset,
184 "linux,initrd-end", NULL);
185 if (prop1 && prop2) {
186 initrd_start = __be32_to_cpu(*prop1);
Hao Zhange5951072014-07-09 23:44:46 +0300187 initrd_start -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400188 initrd_start += CONFIG_SYS_LPAE_SDRAM_BASE;
189 initrd_start = __cpu_to_be64(initrd_start);
190 initrd_end = __be32_to_cpu(*prop2);
Hao Zhange5951072014-07-09 23:44:46 +0300191 initrd_end -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400192 initrd_end += CONFIG_SYS_LPAE_SDRAM_BASE;
193 initrd_end = __cpu_to_be64(initrd_end);
194
195 err = fdt_delprop(blob, nodeoffset,
196 "linux,initrd-start");
197 if (err < 0)
198 puts("error deleting initrd-start\n");
199
200 err = fdt_delprop(blob, nodeoffset,
201 "linux,initrd-end");
202 if (err < 0)
203 puts("error deleting initrd-end\n");
204
205 err = fdt_setprop(blob, nodeoffset,
206 "linux,initrd-start",
207 &initrd_start,
208 sizeof(initrd_start));
209 if (err < 0)
210 puts("error adding initrd-start\n");
211
212 err = fdt_setprop(blob, nodeoffset,
213 "linux,initrd-end",
214 &initrd_end,
215 sizeof(initrd_end));
216 if (err < 0)
217 puts("error adding linux,initrd-end\n");
218 }
219 }
220 }
Simon Glasse895a4b2014-10-23 18:58:47 -0600221
222 return 0;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400223}
224
225void ft_board_setup_ex(void *blob, bd_t *bd)
226{
Hao Zhange5951072014-07-09 23:44:46 +0300227 int lpae;
228 u64 size;
229 char *env;
230 u64 *reserve_start;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400231
232 env = getenv("mem_lpae");
233 lpae = env && simple_strtol(env, NULL, 0);
234
235 if (lpae) {
236 /*
237 * the initrd and other reserved memory areas are
238 * embedded in in the DTB itslef. fix up these addresses
239 * to 36 bit format
240 */
241 reserve_start = (u64 *)((char *)blob +
242 fdt_off_mem_rsvmap(blob));
243 while (1) {
244 *reserve_start = __cpu_to_be64(*reserve_start);
245 size = __cpu_to_be64(*(reserve_start + 1));
246 if (size) {
Hao Zhange5951072014-07-09 23:44:46 +0300247 *reserve_start -= CONFIG_SYS_SDRAM_BASE;
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400248 *reserve_start +=
249 CONFIG_SYS_LPAE_SDRAM_BASE;
250 *reserve_start =
251 __cpu_to_be64(*reserve_start);
252 } else {
253 break;
254 }
255 reserve_start += 2;
256 }
257 }
Vitaly Andrianov89f44bb2014-10-22 17:47:58 +0300258
259 ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE);
Vitaly Andrianovef509b92014-04-04 13:16:53 -0400260}
261#endif