blob: 716bb069b35ea680b25d02b4b8f3d69fdd553809 [file] [log] [blame]
Haiying Wang765547d2009-03-27 17:02:45 -04001/*
Kumar Galae5fe96b2011-01-04 18:04:01 -06002 * Copyright 2009-2011 Freescale Semiconductor, Inc.
Haiying Wang765547d2009-03-27 17:02:45 -04003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Haiying Wang765547d2009-03-27 17:02:45 -04005 */
6
7/*
8 * mpc8569mds board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Kumar Galae5fe96b2011-01-04 18:04:01 -060013#define CONFIG_SYS_SRIO
14#define CONFIG_SRIO1 /* SRIO port 1 */
15
Haiying Wang765547d2009-03-27 17:02:45 -040016#define CONFIG_PCIE1 1 /* PCIE controller */
17#define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000018#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Haiying Wang765547d2009-03-27 17:02:45 -040019#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
20#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
21#define CONFIG_QE /* Enable QE */
22#define CONFIG_ENV_OVERWRITE
Haiying Wang765547d2009-03-27 17:02:45 -040023
Haiying Wang765547d2009-03-27 17:02:45 -040024#ifndef __ASSEMBLY__
25extern unsigned long get_clock_freq(void);
26#endif
27/* Replace a call to get_clock_freq (after it is implemented)*/
Dave Liu67351042009-05-18 17:49:23 +080028#define CONFIG_SYS_CLK_FREQ 66666666
29#define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
Haiying Wang765547d2009-03-27 17:02:45 -040030
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020031#ifdef CONFIG_ATM
Liu Yuc95d5412009-11-27 15:31:52 +080032#define CONFIG_PQ_MDS_PIB
33#define CONFIG_PQ_MDS_PIB_ATM
34#endif
35
Haiying Wang765547d2009-03-27 17:02:45 -040036/*
37 * These can be toggled for performance analysis, otherwise use default.
38 */
39#define CONFIG_L2_CACHE /* toggle L2 cache */
40#define CONFIG_BTB /* toggle branch predition */
41
Wolfgang Denk2ae18242010-10-06 09:05:45 +020042#ifndef CONFIG_SYS_TEXT_BASE
43#define CONFIG_SYS_TEXT_BASE 0xfff80000
Liu Yu674ef7b2010-01-18 19:03:28 +080044#endif
45
Haiying Wang96196a12010-11-10 15:37:13 -050046#ifndef CONFIG_SYS_MONITOR_BASE
47#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
48#endif
49
Haiying Wang765547d2009-03-27 17:02:45 -040050/*
51 * Only possible on E500 Version 2 or newer cores.
52 */
53#define CONFIG_ENABLE_36BIT_PHYS 1
54
Haiying Wang3aed5502010-09-29 13:31:35 -040055#define CONFIG_BOARD_EARLY_INIT_R 1
Anton Vorontsov7f52ed52009-10-15 17:47:06 +040056#define CONFIG_HWCONFIG
Haiying Wang765547d2009-03-27 17:02:45 -040057
58#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
59#define CONFIG_SYS_MEMTEST_END 0x00400000
60
61/*
Liu Yu674ef7b2010-01-18 19:03:28 +080062 * Config the L2 Cache as L2 SRAM
63 */
64#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
65#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
66#define CONFIG_SYS_L2_SIZE (512 << 10)
67#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
68
Timur Tabie46fedf2011-08-04 18:03:41 -050069#define CONFIG_SYS_CCSRBAR 0xe0000000
70#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Haiying Wang765547d2009-03-27 17:02:45 -040071
Kumar Gala8d22ddc2011-11-09 09:10:49 -060072#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050073#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Liu Yu674ef7b2010-01-18 19:03:28 +080074#endif
75
Haiying Wang765547d2009-03-27 17:02:45 -040076/* DDR Setup */
Haiying Wang765547d2009-03-27 17:02:45 -040077#undef CONFIG_FSL_DDR_INTERACTIVE
78#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
79#define CONFIG_DDR_SPD
Haiying Wang765547d2009-03-27 17:02:45 -040080#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
81
82#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
83
84#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
85 /* DDR is system memory*/
86#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
87
Haiying Wang765547d2009-03-27 17:02:45 -040088#define CONFIG_DIMM_SLOTS_PER_CTLR 1
89#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
90
91/* I2C addresses of SPD EEPROMs */
Kumar Galac39f44d2011-01-31 22:18:47 -060092#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Haiying Wang765547d2009-03-27 17:02:45 -040093
94/* These are used when DDR doesn't use SPD. */
95#define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1024MB */
96#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
97#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
98#define CONFIG_SYS_DDR_TIMING_3 0x00020000
99#define CONFIG_SYS_DDR_TIMING_0 0x00330004
100#define CONFIG_SYS_DDR_TIMING_1 0x6F6B4644
101#define CONFIG_SYS_DDR_TIMING_2 0x002888D0
102#define CONFIG_SYS_DDR_SDRAM_CFG 0x47000000
103#define CONFIG_SYS_DDR_SDRAM_CFG_2 0x04401040
104#define CONFIG_SYS_DDR_SDRAM_MODE 0x40401521
105#define CONFIG_SYS_DDR_SDRAM_MODE_2 0x8000C000
106#define CONFIG_SYS_DDR_SDRAM_INTERVAL 0x03E00000
107#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
108#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x01000000
109#define CONFIG_SYS_DDR_TIMING_4 0x00220001
110#define CONFIG_SYS_DDR_TIMING_5 0x03402400
111#define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
112#define CONFIG_SYS_DDR_WRLVL_CNTL 0x0655A604
113#define CONFIG_SYS_DDR_CDR_1 0x80040000
114#define CONFIG_SYS_DDR_CDR_2 0x00000000
115#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
116#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
117#define CONFIG_SYS_DDR_CONTROL 0xc7000000 /* Type = DDR3 */
118#define CONFIG_SYS_DDR_CONTROL2 0x24400000
119
120#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
121#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
122#define CONFIG_SYS_DDR_SBE 0x00010000
123
124#undef CONFIG_CLOCKS_IN_MHZ
125
126/*
127 * Local Bus Definitions
128 */
129
130#define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
131#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
132
133#define CONFIG_SYS_BCSR_BASE 0xf8000000
134#define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
135
136/*Chip select 0 - Flash*/
Liu Yu674ef7b2010-01-18 19:03:28 +0800137#define CONFIG_FLASH_BR_PRELIM 0xfe000801
138#define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
Haiying Wang765547d2009-03-27 17:02:45 -0400139
Haiying Wang399b53c2009-05-20 12:30:32 -0400140/*Chip select 1 - BCSR*/
Haiying Wang765547d2009-03-27 17:02:45 -0400141#define CONFIG_SYS_BR1_PRELIM 0xf8000801
142#define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
143
Haiying Wang399b53c2009-05-20 12:30:32 -0400144/*Chip select 4 - PIB*/
145#define CONFIG_SYS_BR4_PRELIM 0xf8008801
146#define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
147
148/*Chip select 5 - PIB*/
149#define CONFIG_SYS_BR5_PRELIM 0xf8010801
150#define CONFIG_SYS_OR5_PRELIM 0xffffe9f7
151
Haiying Wang765547d2009-03-27 17:02:45 -0400152#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
153#define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
154#undef CONFIG_SYS_FLASH_CHECKSUM
155#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
156#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
157
Liu Yu674ef7b2010-01-18 19:03:28 +0800158#undef CONFIG_SYS_RAMBOOT
Liu Yu674ef7b2010-01-18 19:03:28 +0800159
Haiying Wang765547d2009-03-27 17:02:45 -0400160#define CONFIG_FLASH_CFI_DRIVER
161#define CONFIG_SYS_FLASH_CFI
162#define CONFIG_SYS_FLASH_EMPTY_INFO
163
Anton Vorontsova29155e2009-10-15 17:47:08 +0400164/* Chip select 3 - NAND */
Liu Yu674ef7b2010-01-18 19:03:28 +0800165#ifndef CONFIG_NAND_SPL
Anton Vorontsova29155e2009-10-15 17:47:08 +0400166#define CONFIG_SYS_NAND_BASE 0xFC000000
Liu Yu674ef7b2010-01-18 19:03:28 +0800167#else
168#define CONFIG_SYS_NAND_BASE 0xFFF00000
169#endif
170
171/* NAND boot: 4K NAND loader config */
172#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
173#define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
174#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
175#define CONFIG_SYS_NAND_U_BOOT_START \
176 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
177#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
178#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
179#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
180
Anton Vorontsova29155e2009-10-15 17:47:08 +0400181#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
182#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE, }
183#define CONFIG_SYS_MAX_NAND_DEVICE 1
Anton Vorontsova29155e2009-10-15 17:47:08 +0400184#define CONFIG_NAND_FSL_ELBC 1
185#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
Matthew McClintocka3055c52011-04-05 14:39:33 -0500186#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE_PHYS \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400187 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
188 | BR_PS_8 /* Port Size = 8 bit */ \
189 | BR_MS_FCM /* MSEL = FCM */ \
190 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500191#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Anton Vorontsova29155e2009-10-15 17:47:08 +0400192 | OR_FCM_CSCT \
193 | OR_FCM_CST \
194 | OR_FCM_CHT \
195 | OR_FCM_SCY_1 \
196 | OR_FCM_TRLX \
197 | OR_FCM_EHTR)
Liu Yu674ef7b2010-01-18 19:03:28 +0800198
Liu Yu674ef7b2010-01-18 19:03:28 +0800199#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
200#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500201#define CONFIG_SYS_BR3_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
202#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Haiying Wang765547d2009-03-27 17:02:45 -0400203
Haiying Wang765547d2009-03-27 17:02:45 -0400204#define CONFIG_SYS_LBC_LCRR 0x00000004 /* LB clock ratio reg */
205#define CONFIG_SYS_LBC_LBCR 0x00040000 /* LB config reg */
206#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
207#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
208
209#define CONFIG_SYS_INIT_RAM_LOCK 1
210#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200211#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Haiying Wang765547d2009-03-27 17:02:45 -0400212
Haiying Wang765547d2009-03-27 17:02:45 -0400213#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200214 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Haiying Wang765547d2009-03-27 17:02:45 -0400215#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
216
217#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
Haiying Wangfb279492009-06-04 16:12:39 -0400218#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Haiying Wang765547d2009-03-27 17:02:45 -0400219
220/* Serial Port */
221#define CONFIG_CONS_INDEX 1
Haiying Wang765547d2009-03-27 17:02:45 -0400222#define CONFIG_SYS_NS16550_SERIAL
223#define CONFIG_SYS_NS16550_REG_SIZE 1
224#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500225#ifdef CONFIG_NAND_SPL
226#define CONFIG_NS16550_MIN_FUNCTIONS
227#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400228
229#define CONFIG_SYS_BAUDRATE_TABLE \
230 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
231
232#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
233#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
234
Haiying Wang765547d2009-03-27 17:02:45 -0400235/*
236 * I2C
237 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200238#define CONFIG_SYS_I2C
239#define CONFIG_SYS_I2C_FSL
240#define CONFIG_SYS_FSL_I2C_SPEED 400000
241#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
242#define CONFIG_SYS_FSL_I2C2_SPEED 400000
243#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
244#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
245#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
246#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Haiying Wang765547d2009-03-27 17:02:45 -0400247
248/*
249 * I2C2 EEPROM
250 */
251#define CONFIG_ID_EEPROM
252#ifdef CONFIG_ID_EEPROM
253#define CONFIG_SYS_I2C_EEPROM_NXID
254#endif
255#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
256#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
257#define CONFIG_SYS_EEPROM_BUS_NUM 1
258
259#define PLPPAR1_I2C_BIT_MASK 0x0000000F
260#define PLPPAR1_I2C2_VAL 0x00000000
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400261#define PLPPAR1_ESDHC_VAL 0x0000000A
Haiying Wang765547d2009-03-27 17:02:45 -0400262#define PLPDIR1_I2C_BIT_MASK 0x0000000F
263#define PLPDIR1_I2C2_VAL 0x0000000F
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400264#define PLPDIR1_ESDHC_VAL 0x00000006
Anton Vorontsovc4ca10f2009-12-16 01:14:31 +0300265#define PLPPAR1_UART0_BIT_MASK 0x00000fc0
266#define PLPPAR1_ESDHC_4BITS_VAL 0x00000a80
267#define PLPDIR1_UART0_BIT_MASK 0x00000fc0
268#define PLPDIR1_ESDHC_4BITS_VAL 0x00000a80
Haiying Wang765547d2009-03-27 17:02:45 -0400269
270/*
271 * General PCI
272 * Memory Addresses are mapped 1-1. I/O is mapped from 0
273 */
Kumar Gala94f2bc42010-12-17 10:18:07 -0600274#define CONFIG_SYS_PCIE1_NAME "Slot"
Haiying Wang765547d2009-03-27 17:02:45 -0400275#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
276#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
277#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
278#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
279#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
280#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
281#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
282#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
283
Kumar Galae5fe96b2011-01-04 18:04:01 -0600284#define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
285#define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
286#define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
287#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Haiying Wang765547d2009-03-27 17:02:45 -0400288
289#ifdef CONFIG_QE
290/*
291 * QE UEC ethernet configuration
292 */
Haiying Wangf82107f2009-05-20 12:30:37 -0400293#define CONFIG_SYS_UCC_RGMII_MODE /* Set UCC work at RGMII by default */
294#undef CONFIG_SYS_UCC_RMII_MODE /* Set UCC work at RMII mode */
Haiying Wang765547d2009-03-27 17:02:45 -0400295
296#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
297#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500298#define CONFIG_ETHPRIME "UEC0"
Haiying Wang765547d2009-03-27 17:02:45 -0400299#define CONFIG_PHY_MODE_NEED_CHANGE
300
301#define CONFIG_UEC_ETH1 /* GETH1 */
302#define CONFIG_HAS_ETH0
303
304#ifdef CONFIG_UEC_ETH1
305#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
306#define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400307#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400308#define CONFIG_SYS_UEC1_TX_CLK QE_CLK12
309#define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
310#define CONFIG_SYS_UEC1_PHY_ADDR 7
Andy Fleming865ff852011-04-13 00:37:12 -0500311#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100312#define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400313#elif defined(CONFIG_SYS_UCC_RMII_MODE)
314#define CONFIG_SYS_UEC1_TX_CLK QE_CLK16 /* CLK16 for RMII */
315#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
316#define CONFIG_SYS_UEC1_PHY_ADDR 8 /* 0x8 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500317#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100318#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400319#endif /* CONFIG_SYS_UCC_RGMII_MODE */
320#endif /* CONFIG_UEC_ETH1 */
Haiying Wang765547d2009-03-27 17:02:45 -0400321
322#define CONFIG_UEC_ETH2 /* GETH2 */
323#define CONFIG_HAS_ETH1
324
325#ifdef CONFIG_UEC_ETH2
326#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
327#define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400328#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang765547d2009-03-27 17:02:45 -0400329#define CONFIG_SYS_UEC2_TX_CLK QE_CLK17
330#define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
331#define CONFIG_SYS_UEC2_PHY_ADDR 1
Andy Fleming865ff852011-04-13 00:37:12 -0500332#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100333#define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400334#elif defined(CONFIG_SYS_UCC_RMII_MODE)
335#define CONFIG_SYS_UEC2_TX_CLK QE_CLK16 /* CLK 16 for RMII */
336#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
337#define CONFIG_SYS_UEC2_PHY_ADDR 0x9 /* 0x9 for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500338#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100339#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400340#endif /* CONFIG_SYS_UCC_RGMII_MODE */
341#endif /* CONFIG_UEC_ETH2 */
Haiying Wang765547d2009-03-27 17:02:45 -0400342
Haiying Wang750098d2009-05-20 12:30:36 -0400343#define CONFIG_UEC_ETH3 /* GETH3 */
344#define CONFIG_HAS_ETH2
345
346#ifdef CONFIG_UEC_ETH3
347#define CONFIG_SYS_UEC3_UCC_NUM 2 /* UCC3 */
348#define CONFIG_SYS_UEC3_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400349#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400350#define CONFIG_SYS_UEC3_TX_CLK QE_CLK12
351#define CONFIG_SYS_UEC3_ETH_TYPE GIGA_ETH
352#define CONFIG_SYS_UEC3_PHY_ADDR 2
Andy Fleming865ff852011-04-13 00:37:12 -0500353#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100354#define CONFIG_SYS_UEC3_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400355#elif defined(CONFIG_SYS_UCC_RMII_MODE)
356#define CONFIG_SYS_UEC3_TX_CLK QE_CLK16 /* CLK_16 for RMII */
357#define CONFIG_SYS_UEC3_ETH_TYPE FAST_ETH
358#define CONFIG_SYS_UEC3_PHY_ADDR 0xA /* 0xA for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500359#define CONFIG_SYS_UEC3_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100360#define CONFIG_SYS_UEC3_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400361#endif /* CONFIG_SYS_UCC_RGMII_MODE */
362#endif /* CONFIG_UEC_ETH3 */
Haiying Wang750098d2009-05-20 12:30:36 -0400363
364#define CONFIG_UEC_ETH4 /* GETH4 */
365#define CONFIG_HAS_ETH3
366
367#ifdef CONFIG_UEC_ETH4
368#define CONFIG_SYS_UEC4_UCC_NUM 3 /* UCC4 */
369#define CONFIG_SYS_UEC4_RX_CLK QE_CLK_NONE
Haiying Wangf82107f2009-05-20 12:30:37 -0400370#if defined(CONFIG_SYS_UCC_RGMII_MODE)
Haiying Wang750098d2009-05-20 12:30:36 -0400371#define CONFIG_SYS_UEC4_TX_CLK QE_CLK17
372#define CONFIG_SYS_UEC4_ETH_TYPE GIGA_ETH
373#define CONFIG_SYS_UEC4_PHY_ADDR 3
Andy Fleming865ff852011-04-13 00:37:12 -0500374#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
Heiko Schocher582c55a2010-01-20 09:04:28 +0100375#define CONFIG_SYS_UEC4_INTERFACE_SPEED 1000
Haiying Wangf82107f2009-05-20 12:30:37 -0400376#elif defined(CONFIG_SYS_UCC_RMII_MODE)
377#define CONFIG_SYS_UEC4_TX_CLK QE_CLK16 /* CLK16 for RMII */
378#define CONFIG_SYS_UEC4_ETH_TYPE FAST_ETH
379#define CONFIG_SYS_UEC4_PHY_ADDR 0xB /* 0xB for RMII */
Andy Fleming865ff852011-04-13 00:37:12 -0500380#define CONFIG_SYS_UEC4_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100381#define CONFIG_SYS_UEC4_INTERFACE_SPEED 100
Haiying Wangf82107f2009-05-20 12:30:37 -0400382#endif /* CONFIG_SYS_UCC_RGMII_MODE */
383#endif /* CONFIG_UEC_ETH4 */
Haiying Wang3bd8e532009-05-20 12:30:41 -0400384
385#undef CONFIG_UEC_ETH6 /* GETH6 */
386#define CONFIG_HAS_ETH5
387
388#ifdef CONFIG_UEC_ETH6
389#define CONFIG_SYS_UEC6_UCC_NUM 5 /* UCC6 */
390#define CONFIG_SYS_UEC6_RX_CLK QE_CLK_NONE
391#define CONFIG_SYS_UEC6_TX_CLK QE_CLK_NONE
392#define CONFIG_SYS_UEC6_ETH_TYPE GIGA_ETH
393#define CONFIG_SYS_UEC6_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500394#define CONFIG_SYS_UEC6_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100395#define CONFIG_SYS_UEC6_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400396#endif /* CONFIG_UEC_ETH6 */
397
398#undef CONFIG_UEC_ETH8 /* GETH8 */
399#define CONFIG_HAS_ETH7
400
401#ifdef CONFIG_UEC_ETH8
402#define CONFIG_SYS_UEC8_UCC_NUM 7 /* UCC8 */
403#define CONFIG_SYS_UEC8_RX_CLK QE_CLK_NONE
404#define CONFIG_SYS_UEC8_TX_CLK QE_CLK_NONE
405#define CONFIG_SYS_UEC8_ETH_TYPE GIGA_ETH
406#define CONFIG_SYS_UEC8_PHY_ADDR 6
Andy Fleming865ff852011-04-13 00:37:12 -0500407#define CONFIG_SYS_UEC8_INTERFACE_TYPE PHY_INTERFACE_MODE_SGMII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100408#define CONFIG_SYS_UEC8_INTERFACE_SPEED 1000
Haiying Wang3bd8e532009-05-20 12:30:41 -0400409#endif /* CONFIG_UEC_ETH8 */
410
Haiying Wang765547d2009-03-27 17:02:45 -0400411#endif /* CONFIG_QE */
412
413#if defined(CONFIG_PCI)
Haiying Wang765547d2009-03-27 17:02:45 -0400414#undef CONFIG_EEPRO100
415#undef CONFIG_TULIP
416
417#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
418
419#endif /* CONFIG_PCI */
420
Haiying Wang765547d2009-03-27 17:02:45 -0400421/*
422 * Environment
423 */
Liu Yu674ef7b2010-01-18 19:03:28 +0800424#if defined(CONFIG_SYS_RAMBOOT)
Liu Yu674ef7b2010-01-18 19:03:28 +0800425#else
Haiying Wangfb279492009-06-04 16:12:39 -0400426#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Haiying Wang1b8e4fa2010-09-29 13:44:14 -0400427#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
428#define CONFIG_ENV_SIZE 0x2000
Liu Yu674ef7b2010-01-18 19:03:28 +0800429#endif
Haiying Wang765547d2009-03-27 17:02:45 -0400430
431#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
432#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
433
434/* QE microcode/firmware address */
Timur Tabif2717b42011-11-22 09:21:25 -0600435#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangdcf1d772014-03-21 16:21:44 +0800436#define CONFIG_SYS_QE_FW_ADDR 0xfff00000
Haiying Wang765547d2009-03-27 17:02:45 -0400437
438/*
439 * BOOTP options
440 */
441#define CONFIG_BOOTP_BOOTFILESIZE
442#define CONFIG_BOOTP_BOOTPATH
443#define CONFIG_BOOTP_GATEWAY
444#define CONFIG_BOOTP_HOSTNAME
445
Haiying Wang765547d2009-03-27 17:02:45 -0400446/*
447 * Command line configuration.
448 */
Becky Bruce199e2622010-06-17 11:37:25 -0500449#define CONFIG_CMD_REGINFO
Haiying Wang765547d2009-03-27 17:02:45 -0400450
451#if defined(CONFIG_PCI)
452 #define CONFIG_CMD_PCI
453#endif
454
Haiying Wang765547d2009-03-27 17:02:45 -0400455#undef CONFIG_WATCHDOG /* watchdog disabled */
456
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400457#ifdef CONFIG_MMC
458#define CONFIG_FSL_ESDHC
Chenhui Zhaoa6da8b82011-01-04 17:23:05 +0800459#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400460#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400461#endif
462
Haiying Wang765547d2009-03-27 17:02:45 -0400463/*
464 * Miscellaneous configurable options
465 */
Kim Phillips5be58f52010-07-14 19:47:18 -0500466#define CONFIG_SYS_LONGHELP /* undef to save memory */
467#define CONFIG_CMDLINE_EDITING /* Command-line editing */
468#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Haiying Wang765547d2009-03-27 17:02:45 -0400469#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Haiying Wang765547d2009-03-27 17:02:45 -0400470#if defined(CONFIG_CMD_KGDB)
471#define CONFIG_SYS_CBSIZE 2048 /* Console I/O Buffer Size */
472#else
473#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
474#endif
475#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
476 /* Print Buffer Size */
477#define CONFIG_SYS_MAXARGS 32 /* max number of command args */
478#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
479 /* Boot Argument Buffer Size */
Haiying Wang765547d2009-03-27 17:02:45 -0400480
481/*
482 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500483 * have to be in the first 64 MB of memory, since this is
Haiying Wang765547d2009-03-27 17:02:45 -0400484 * the maximum mapped by the Linux kernel during initialization.
485 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500486#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
487#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Haiying Wang765547d2009-03-27 17:02:45 -0400488
Haiying Wang765547d2009-03-27 17:02:45 -0400489#if defined(CONFIG_CMD_KGDB)
490#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Haiying Wang765547d2009-03-27 17:02:45 -0400491#endif
492
493/*
494 * Environment Configuration
495 */
496#define CONFIG_HOSTNAME mpc8569mds
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000497#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000498#define CONFIG_BOOTFILE "your.uImage"
Haiying Wang765547d2009-03-27 17:02:45 -0400499
500#define CONFIG_SERVERIP 192.168.1.1
501#define CONFIG_GATEWAYIP 192.168.1.1
502#define CONFIG_NETMASK 255.255.255.0
503
504#define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
505
Haiying Wang765547d2009-03-27 17:02:45 -0400506#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
507
Haiying Wang765547d2009-03-27 17:02:45 -0400508#define CONFIG_EXTRA_ENV_SETTINGS \
509 "netdev=eth0\0" \
510 "consoledev=ttyS0\0" \
511 "ramdiskaddr=600000\0" \
512 "ramdiskfile=your.ramdisk.u-boot\0" \
513 "fdtaddr=400000\0" \
514 "fdtfile=your.fdt.dtb\0" \
515 "nfsargs=setenv bootargs root=/dev/nfs rw " \
516 "nfsroot=$serverip:$rootpath " \
517 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
518 "console=$consoledev,$baudrate $othbootargs\0" \
519 "ramargs=setenv bootargs root=/dev/ram rw " \
520 "console=$consoledev,$baudrate $othbootargs\0" \
521
522#define CONFIG_NFSBOOTCOMMAND \
523 "run nfsargs;" \
524 "tftp $loadaddr $bootfile;" \
525 "tftp $fdtaddr $fdtfile;" \
526 "bootm $loadaddr - $fdtaddr"
527
528#define CONFIG_RAMBOOTCOMMAND \
529 "run ramargs;" \
530 "tftp $ramdiskaddr $ramdiskfile;" \
531 "tftp $loadaddr $bootfile;" \
532 "bootm $loadaddr $ramdiskaddr"
533
534#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
535
536#endif /* __CONFIG_H */