Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 2 | /* |
Hao Zhang | e595107 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 3 | * Keystone : Board initialization |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 4 | * |
Hao Zhang | e595107 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 5 | * (C) Copyright 2014 |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 6 | * Texas Instruments Incorporated, <www.ti.com> |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 7 | */ |
| 8 | |
| 9 | #include <common.h> |
Simon Glass | 401d1c4 | 2020-10-30 21:38:53 -0600 | [diff] [blame] | 10 | #include <asm/global_data.h> |
Vitaly Andrianov | b8dafa2 | 2016-03-11 08:23:04 -0500 | [diff] [blame] | 11 | #include "board.h" |
Simon Glass | 7b51b57 | 2019-08-01 09:46:52 -0600 | [diff] [blame] | 12 | #include <env.h> |
Simon Glass | db41d65 | 2019-12-28 10:45:07 -0700 | [diff] [blame] | 13 | #include <hang.h> |
Simon Glass | 4d72caa | 2020-05-10 11:40:01 -0600 | [diff] [blame] | 14 | #include <image.h> |
Simon Glass | 9b4a205 | 2019-12-28 10:45:05 -0700 | [diff] [blame] | 15 | #include <init.h> |
Hao Zhang | 5ec66b1 | 2014-10-22 16:32:31 +0300 | [diff] [blame] | 16 | #include <spl.h> |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 17 | #include <exports.h> |
| 18 | #include <fdt_support.h> |
Khoronzhuk, Ivan | 0b86858 | 2014-07-09 19:48:40 +0300 | [diff] [blame] | 19 | #include <asm/arch/ddr3.h> |
Khoronzhuk, Ivan | 497e9e0 | 2014-09-29 22:17:24 +0300 | [diff] [blame] | 20 | #include <asm/arch/psc_defs.h> |
Lokesh Vutla | 8626cb8 | 2015-10-08 11:31:47 +0530 | [diff] [blame] | 21 | #include <asm/arch/clock.h> |
Khoronzhuk, Ivan | 909ea9a | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 22 | #include <asm/ti-common/ti-aemif.h> |
Khoronzhuk, Ivan | 0935cac | 2014-09-29 22:17:22 +0300 | [diff] [blame] | 23 | #include <asm/ti-common/keystone_net.h> |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 24 | |
| 25 | DECLARE_GLOBAL_DATA_PTR; |
| 26 | |
Lokesh Vutla | 8f69523 | 2016-04-13 09:50:59 +0530 | [diff] [blame] | 27 | #if defined(CONFIG_TI_AEMIF) |
Khoronzhuk, Ivan | 909ea9a | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 28 | static struct aemif_config aemif_configs[] = { |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 29 | { /* CS0 */ |
Khoronzhuk, Ivan | 909ea9a | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 30 | .mode = AEMIF_MODE_NAND, |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 31 | .wr_setup = 0xf, |
| 32 | .wr_strobe = 0x3f, |
| 33 | .wr_hold = 7, |
| 34 | .rd_setup = 0xf, |
| 35 | .rd_strobe = 0x3f, |
| 36 | .rd_hold = 7, |
| 37 | .turn_around = 3, |
Khoronzhuk, Ivan | 909ea9a | 2014-06-07 05:10:49 +0300 | [diff] [blame] | 38 | .width = AEMIF_WIDTH_8, |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 39 | }, |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 40 | }; |
Lokesh Vutla | 8f69523 | 2016-04-13 09:50:59 +0530 | [diff] [blame] | 41 | #endif |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 42 | |
| 43 | int dram_init(void) |
| 44 | { |
Vitaly Andrianov | 66c98a0 | 2015-02-11 14:07:58 -0500 | [diff] [blame] | 45 | u32 ddr3_size; |
| 46 | |
| 47 | ddr3_size = ddr3_init(); |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 48 | |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 49 | gd->ram_size = get_ram_size((long *)CFG_SYS_SDRAM_BASE, |
Tom Rini | 8a897c4 | 2022-12-04 10:04:51 -0500 | [diff] [blame] | 50 | CFG_MAX_RAM_BANK_SIZE); |
Lokesh Vutla | 8f69523 | 2016-04-13 09:50:59 +0530 | [diff] [blame] | 51 | #if defined(CONFIG_TI_AEMIF) |
Lokesh Vutla | d2aa572 | 2020-12-17 22:58:07 +0530 | [diff] [blame] | 52 | if (!(board_is_k2g_ice() || board_is_k2g_i1())) |
Cooper Jr., Franklin | e66a5da | 2017-06-16 17:25:25 -0500 | [diff] [blame] | 53 | aemif_init(ARRAY_SIZE(aemif_configs), aemif_configs); |
Lokesh Vutla | 8f69523 | 2016-04-13 09:50:59 +0530 | [diff] [blame] | 54 | #endif |
| 55 | |
Lokesh Vutla | d2aa572 | 2020-12-17 22:58:07 +0530 | [diff] [blame] | 56 | if (!(board_is_k2g_ice() || board_is_k2g_i1())) { |
Cooper Jr., Franklin | e66a5da | 2017-06-16 17:25:25 -0500 | [diff] [blame] | 57 | if (ddr3_size) |
| 58 | ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, ddr3_size); |
| 59 | else |
| 60 | ddr3_init_ecc(KS2_DDR3A_EMIF_CTRL_BASE, |
| 61 | gd->ram_size >> 30); |
| 62 | } |
Lokesh Vutla | e92a6b2 | 2016-08-27 17:19:15 +0530 | [diff] [blame] | 63 | |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 64 | return 0; |
| 65 | } |
| 66 | |
Simon Glass | f3543e6 | 2022-09-06 20:26:52 -0600 | [diff] [blame] | 67 | struct legacy_img_hdr *spl_get_load_buffer(ssize_t offset, size_t size) |
Keerthy | 3b074fb | 2018-11-27 17:52:41 +0530 | [diff] [blame] | 68 | { |
Simon Glass | 9846390 | 2022-10-20 18:22:39 -0600 | [diff] [blame] | 69 | return (struct legacy_img_hdr *)(CONFIG_TEXT_BASE); |
Keerthy | 3b074fb | 2018-11-27 17:52:41 +0530 | [diff] [blame] | 70 | } |
| 71 | |
Hao Zhang | e595107 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 72 | int board_init(void) |
| 73 | { |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 74 | gd->bd->bi_boot_params = CFG_SYS_SDRAM_BASE + 0x100; |
Hao Zhang | e595107 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 75 | return 0; |
| 76 | } |
| 77 | |
Hao Zhang | 5ec66b1 | 2014-10-22 16:32:31 +0300 | [diff] [blame] | 78 | #ifdef CONFIG_SPL_BUILD |
| 79 | void spl_board_init(void) |
| 80 | { |
| 81 | spl_init_keystone_plls(); |
| 82 | preloader_console_init(); |
| 83 | } |
| 84 | |
| 85 | u32 spl_boot_device(void) |
| 86 | { |
| 87 | #if defined(CONFIG_SPL_SPI_LOAD) |
| 88 | return BOOT_DEVICE_SPI; |
| 89 | #else |
| 90 | puts("Unknown boot device\n"); |
| 91 | hang(); |
| 92 | #endif |
| 93 | } |
| 94 | #endif |
| 95 | |
Robert P. J. Day | 7ffe3cd | 2016-05-19 15:23:12 -0400 | [diff] [blame] | 96 | #ifdef CONFIG_OF_BOARD_SETUP |
Masahiro Yamada | b75d8dc | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 97 | int ft_board_setup(void *blob, struct bd_info *bd) |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 98 | { |
Hao Zhang | e595107 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 99 | int lpae; |
| 100 | char *env; |
| 101 | char *endp; |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 102 | int nbanks; |
Hao Zhang | e595107 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 103 | u64 size[2]; |
| 104 | u64 start[2]; |
Hao Zhang | e595107 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 105 | u32 ddr3a_size; |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 106 | |
Simon Glass | 00caae6 | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 107 | env = env_get("mem_lpae"); |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 108 | lpae = env && simple_strtol(env, NULL, 0); |
| 109 | |
| 110 | ddr3a_size = 0; |
| 111 | if (lpae) { |
Vitaly Andrianov | 8efc243 | 2016-03-04 10:36:43 -0600 | [diff] [blame] | 112 | ddr3a_size = ddr3_get_size(); |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 113 | if ((ddr3a_size != 8) && (ddr3a_size != 4)) |
| 114 | ddr3a_size = 0; |
| 115 | } |
| 116 | |
| 117 | nbanks = 1; |
| 118 | start[0] = bd->bi_dram[0].start; |
| 119 | size[0] = bd->bi_dram[0].size; |
| 120 | |
| 121 | /* adjust memory start address for LPAE */ |
| 122 | if (lpae) { |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 123 | start[0] -= CFG_SYS_SDRAM_BASE; |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 124 | start[0] += CFG_SYS_LPAE_SDRAM_BASE; |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 125 | } |
| 126 | |
| 127 | if ((size[0] == 0x80000000) && (ddr3a_size != 0)) { |
| 128 | size[1] = ((u64)ddr3a_size - 2) << 30; |
| 129 | start[1] = 0x880000000; |
| 130 | nbanks++; |
| 131 | } |
| 132 | |
| 133 | /* reserve memory at start of bank */ |
Simon Glass | 00caae6 | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 134 | env = env_get("mem_reserve_head"); |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 135 | if (env) { |
| 136 | start[0] += ustrtoul(env, &endp, 0); |
| 137 | size[0] -= ustrtoul(env, &endp, 0); |
| 138 | } |
| 139 | |
Simon Glass | 00caae6 | 2017-08-03 12:22:12 -0600 | [diff] [blame] | 140 | env = env_get("mem_reserve"); |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 141 | if (env) |
| 142 | size[0] -= ustrtoul(env, &endp, 0); |
| 143 | |
| 144 | fdt_fixup_memory_banks(blob, start, size, nbanks); |
| 145 | |
Nicholas Faustini | 442faf6 | 2018-10-03 12:58:49 +0200 | [diff] [blame] | 146 | return 0; |
| 147 | } |
| 148 | |
Masahiro Yamada | b75d8dc | 2020-06-26 15:13:33 +0900 | [diff] [blame] | 149 | void ft_board_setup_ex(void *blob, struct bd_info *bd) |
Nicholas Faustini | 442faf6 | 2018-10-03 12:58:49 +0200 | [diff] [blame] | 150 | { |
| 151 | int lpae; |
| 152 | u64 size; |
| 153 | char *env; |
| 154 | u64 *reserve_start; |
| 155 | int unitrd_fixup = 0; |
| 156 | |
| 157 | env = env_get("mem_lpae"); |
| 158 | lpae = env && simple_strtol(env, NULL, 0); |
| 159 | env = env_get("uinitrd_fixup"); |
| 160 | unitrd_fixup = env && simple_strtol(env, NULL, 0); |
| 161 | |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 162 | /* Fix up the initrd */ |
Murali Karicheri | 0bedbb8 | 2014-07-09 23:44:45 +0300 | [diff] [blame] | 163 | if (lpae && unitrd_fixup) { |
Nicholas Faustini | 442faf6 | 2018-10-03 12:58:49 +0200 | [diff] [blame] | 164 | int nodeoffset; |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 165 | int err; |
Nicholas Faustini | 442faf6 | 2018-10-03 12:58:49 +0200 | [diff] [blame] | 166 | u64 *prop1, *prop2; |
Hao Zhang | e595107 | 2014-07-09 23:44:46 +0300 | [diff] [blame] | 167 | u64 initrd_start, initrd_end; |
Murali Karicheri | 0bedbb8 | 2014-07-09 23:44:45 +0300 | [diff] [blame] | 168 | |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 169 | nodeoffset = fdt_path_offset(blob, "/chosen"); |
| 170 | if (nodeoffset >= 0) { |
Nicholas Faustini | 442faf6 | 2018-10-03 12:58:49 +0200 | [diff] [blame] | 171 | prop1 = (u64 *)fdt_getprop(blob, nodeoffset, |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 172 | "linux,initrd-start", NULL); |
Nicholas Faustini | 442faf6 | 2018-10-03 12:58:49 +0200 | [diff] [blame] | 173 | prop2 = (u64 *)fdt_getprop(blob, nodeoffset, |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 174 | "linux,initrd-end", NULL); |
| 175 | if (prop1 && prop2) { |
Nicholas Faustini | 442faf6 | 2018-10-03 12:58:49 +0200 | [diff] [blame] | 176 | initrd_start = __be64_to_cpu(*prop1); |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 177 | initrd_start -= CFG_SYS_SDRAM_BASE; |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 178 | initrd_start += CFG_SYS_LPAE_SDRAM_BASE; |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 179 | initrd_start = __cpu_to_be64(initrd_start); |
Nicholas Faustini | 442faf6 | 2018-10-03 12:58:49 +0200 | [diff] [blame] | 180 | initrd_end = __be64_to_cpu(*prop2); |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 181 | initrd_end -= CFG_SYS_SDRAM_BASE; |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 182 | initrd_end += CFG_SYS_LPAE_SDRAM_BASE; |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 183 | initrd_end = __cpu_to_be64(initrd_end); |
| 184 | |
| 185 | err = fdt_delprop(blob, nodeoffset, |
| 186 | "linux,initrd-start"); |
| 187 | if (err < 0) |
| 188 | puts("error deleting initrd-start\n"); |
| 189 | |
| 190 | err = fdt_delprop(blob, nodeoffset, |
| 191 | "linux,initrd-end"); |
| 192 | if (err < 0) |
| 193 | puts("error deleting initrd-end\n"); |
| 194 | |
| 195 | err = fdt_setprop(blob, nodeoffset, |
| 196 | "linux,initrd-start", |
| 197 | &initrd_start, |
| 198 | sizeof(initrd_start)); |
| 199 | if (err < 0) |
| 200 | puts("error adding initrd-start\n"); |
| 201 | |
| 202 | err = fdt_setprop(blob, nodeoffset, |
| 203 | "linux,initrd-end", |
| 204 | &initrd_end, |
| 205 | sizeof(initrd_end)); |
| 206 | if (err < 0) |
| 207 | puts("error adding linux,initrd-end\n"); |
| 208 | } |
| 209 | } |
| 210 | } |
Simon Glass | e895a4b | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 211 | |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 212 | if (lpae) { |
| 213 | /* |
| 214 | * the initrd and other reserved memory areas are |
| 215 | * embedded in in the DTB itslef. fix up these addresses |
| 216 | * to 36 bit format |
| 217 | */ |
| 218 | reserve_start = (u64 *)((char *)blob + |
| 219 | fdt_off_mem_rsvmap(blob)); |
| 220 | while (1) { |
| 221 | *reserve_start = __cpu_to_be64(*reserve_start); |
| 222 | size = __cpu_to_be64(*(reserve_start + 1)); |
| 223 | if (size) { |
Tom Rini | aa6e94d | 2022-11-16 13:10:37 -0500 | [diff] [blame] | 224 | *reserve_start -= CFG_SYS_SDRAM_BASE; |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 225 | *reserve_start += |
Tom Rini | 65cc0e2 | 2022-11-16 13:10:41 -0500 | [diff] [blame] | 226 | CFG_SYS_LPAE_SDRAM_BASE; |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 227 | *reserve_start = |
| 228 | __cpu_to_be64(*reserve_start); |
| 229 | } else { |
| 230 | break; |
| 231 | } |
| 232 | reserve_start += 2; |
| 233 | } |
| 234 | } |
Vitaly Andrianov | 89f44bb | 2014-10-22 17:47:58 +0300 | [diff] [blame] | 235 | |
| 236 | ddr3_check_ecc_int(KS2_DDR3A_EMIF_CTRL_BASE); |
Vitaly Andrianov | ef509b9 | 2014-04-04 13:16:53 -0400 | [diff] [blame] | 237 | } |
Robert P. J. Day | 7ffe3cd | 2016-05-19 15:23:12 -0400 | [diff] [blame] | 238 | #endif /* CONFIG_OF_BOARD_SETUP */ |
Cooper Jr., Franklin | 5f48da9 | 2017-06-16 17:25:15 -0500 | [diff] [blame] | 239 | |
| 240 | #if defined(CONFIG_DTB_RESELECT) |
| 241 | int __weak embedded_dtb_select(void) |
| 242 | { |
| 243 | return 0; |
| 244 | } |
| 245 | #endif |