blob: 35f5e15fc24b61e132cdb7b6947a2f0d61e576cd [file] [log] [blame]
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +02001/*
2 * (C) Copyright 2004-2008
3 * Texas Instruments, <www.ti.com>
4 *
5 * Author :
6 * Sunil Kumar <sunilsaini05@gmail.com>
7 * Shashi Ranjan <shashiranjanmca05@gmail.com>
8 *
9 * (C) Copyright 2009
10 * Frederik Kriewitz <frederik@kriewitz.eu>
11 *
12 * Derived from Beagle Board and 3430 SDP code by
13 * Richard Woodruff <r-woodruff2@ti.com>
14 * Syed Mohammed Khasim <khasim@ti.com>
15 *
16 *
17 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35#include <common.h>
36#include <twl4030.h>
37#include <asm/io.h>
Tom Rinif4085012011-09-03 21:52:45 -040038#include <asm/arch/mmc_host_def.h>
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020039#include <asm/arch/mux.h>
40#include <asm/arch/sys_proto.h>
41#include <asm/arch/mem.h>
42#include <asm/mach-types.h>
43#include "devkit8000.h"
Simon Schwarz2d52a9a2012-03-15 04:01:40 +000044#include <asm/gpio.h>
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020045#ifdef CONFIG_DRIVER_DM9000
46#include <net.h>
47#include <netdev.h>
48#endif
49
50DECLARE_GLOBAL_DATA_PTR;
51
Thomas Weber13b178e2011-12-13 05:54:17 +000052static u32 gpmc_net_config[GPMC_MAX_REG] = {
53 NET_GPMC_CONFIG1,
54 NET_GPMC_CONFIG2,
55 NET_GPMC_CONFIG3,
56 NET_GPMC_CONFIG4,
57 NET_GPMC_CONFIG5,
58 NET_GPMC_CONFIG6,
59 0
60};
61
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020062/*
63 * Routine: board_init
64 * Description: Early hardware init.
65 */
66int board_init(void)
67{
68 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
69 /* board id for Linux */
70 gd->bd->bi_arch_number = MACH_TYPE_DEVKIT8000;
71 /* boot param addr */
72 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
73
74 return 0;
75}
76
Simon Schwarz9e70c082012-03-15 04:01:37 +000077/* Configure GPMC registers for DM9000 */
78static void gpmc_dm9000_config(void)
79{
80 enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6],
81 CONFIG_DM9000_BASE, GPMC_SIZE_16M);
82}
83
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020084/*
85 * Routine: misc_init_r
86 * Description: Configure board specific parts
87 */
88int misc_init_r(void)
89{
90 struct ctrl_id *id_base = (struct ctrl_id *)OMAP34XX_ID_L4_IO_BASE;
91#ifdef CONFIG_DRIVER_DM9000
92 uchar enetaddr[6];
93 u32 die_id_0;
94#endif
95
96 twl4030_power_init();
97#ifdef CONFIG_TWL4030_LED
Grazvydas Ignotasead39d72009-12-10 17:10:21 +020098 twl4030_led_init(TWL4030_LED_LEDEN_LEDAON | TWL4030_LED_LEDEN_LEDBON);
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +020099#endif
100
101#ifdef CONFIG_DRIVER_DM9000
102 /* Configure GPMC registers for DM9000 */
Thomas Weber13b178e2011-12-13 05:54:17 +0000103 enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[6],
104 CONFIG_DM9000_BASE, GPMC_SIZE_16M);
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +0200105
106 /* Use OMAP DIE_ID as MAC address */
107 if (!eth_getenv_enetaddr("ethaddr", enetaddr)) {
108 printf("ethaddr not set, using Die ID\n");
109 die_id_0 = readl(&id_base->die_id_0);
110 enetaddr[0] = 0x02; /* locally administered */
111 enetaddr[1] = readl(&id_base->die_id_1) & 0xff;
112 enetaddr[2] = (die_id_0 & 0xff000000) >> 24;
113 enetaddr[3] = (die_id_0 & 0x00ff0000) >> 16;
114 enetaddr[4] = (die_id_0 & 0x0000ff00) >> 8;
115 enetaddr[5] = (die_id_0 & 0x000000ff);
116 eth_setenv_enetaddr("ethaddr", enetaddr);
117 }
118#endif
119
120 dieid_num_r();
121
122 return 0;
123}
124
125/*
126 * Routine: set_muxconf_regs
127 * Description: Setting up the configuration Mux registers specific to the
128 * hardware. Many pins need to be moved from protect to primary
129 * mode.
130 */
131void set_muxconf_regs(void)
132{
133 MUX_DEVKIT8000();
134}
135
Simon Schwarzc9f3cf12011-09-30 00:41:33 +0000136#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)
Tom Rinif4085012011-09-03 21:52:45 -0400137int board_mmc_init(bd_t *bis)
138{
Jonathan Solnitbbbc1ae2012-02-24 11:30:18 +0000139 omap_mmc_init(0, 0, 0);
Tom Rinif4085012011-09-03 21:52:45 -0400140 return 0;
141}
142#endif
143
Simon Schwarz3f6a4922011-09-14 15:32:17 -0400144#if defined(CONFIG_DRIVER_DM9000) & !defined(CONFIG_SPL_BUILD)
Frederik Kriewitzc35d7cf2009-08-23 12:56:42 +0200145/*
146 * Routine: board_eth_init
147 * Description: Setting up the Ethernet hardware.
148 */
149int board_eth_init(bd_t *bis)
150{
151 return dm9000_initialize(bis);
152}
153#endif
Tom Rini9ae0d552011-11-18 12:48:06 +0000154
Simon Schwarz9e70c082012-03-15 04:01:37 +0000155#ifdef CONFIG_SPL_OS_BOOT
156/*
157 * Do board specific preperation before SPL
158 * Linux boot
159 */
160void spl_board_prepare_for_linux(void)
161{
162 gpmc_dm9000_config();
163}
164
Simon Schwarz2d52a9a2012-03-15 04:01:40 +0000165/*
166 * devkit8000 specific implementation of spl_start_uboot()
167 *
168 * RETURN
169 * 0 if the button is not pressed
170 * 1 if the button is pressed
171 */
172int spl_start_uboot(void)
173{
174 int val = 0;
175 if (!gpio_request(CONFIG_SPL_OS_BOOT_KEY, "U-Boot key")) {
176 gpio_direction_input(CONFIG_SPL_OS_BOOT_KEY);
177 val = gpio_get_value(CONFIG_SPL_OS_BOOT_KEY);
178 gpio_free(CONFIG_SPL_OS_BOOT_KEY);
179 }
180 return !val;
181}
Simon Schwarz9e70c082012-03-15 04:01:37 +0000182#endif
183
Tom Rini9ae0d552011-11-18 12:48:06 +0000184/*
185 * Routine: get_board_mem_timings
186 * Description: If we use SPL then there is no x-loader nor config header
187 * so we have to setup the DDR timings ourself on the first bank. This
188 * provides the timing values back to the function that configures
189 * the memory. We have either one or two banks of 128MB DDR.
190 */
191void get_board_mem_timings(u32 *mcfg, u32 *ctrla, u32 *ctrlb, u32 *rfr_ctrl,
192 u32 *mr)
193{
194 /* General SDRC config */
195 *mcfg = MICRON_V_MCFG_165(128 << 20);
196 *rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz;
197
198 /* AC timings */
199 *ctrla = MICRON_V_ACTIMA_165;
200 *ctrlb = MICRON_V_ACTIMB_165;
201
202 *mr = MICRON_V_MR_165;
203}