Nishanth Menon | 9a0f400 | 2015-07-22 18:05:41 -0500 | [diff] [blame] | 1 | /* |
| 2 | * ti_armv7_omap.h |
| 3 | * |
| 4 | * Copyright (C) 2015 Texas Instruments Incorporated - http://www.ti.com/ |
| 5 | * |
| 6 | * SPDX-License-Identifier: GPL-2.0+ |
| 7 | * |
| 8 | * The various ARMv7 SoCs from TI all share a number of IP blocks when |
| 9 | * implementing a given feature. This is meant to isolate the features |
| 10 | * that are based on OMAP architecture. |
| 11 | */ |
| 12 | #ifndef __CONFIG_TI_ARMV7_OMAP_H__ |
| 13 | #define __CONFIG_TI_ARMV7_OMAP_H__ |
| 14 | |
Nishanth Menon | 9a0f400 | 2015-07-22 18:05:41 -0500 | [diff] [blame] | 15 | /* I2C IP block */ |
| 16 | #define CONFIG_SYS_OMAP24_I2C_SPEED 100000 |
| 17 | #define CONFIG_SYS_OMAP24_I2C_SLAVE 1 |
Nishanth Menon | 9a0f400 | 2015-07-22 18:05:41 -0500 | [diff] [blame] | 18 | |
Nishanth Menon | 9a0f400 | 2015-07-22 18:05:41 -0500 | [diff] [blame] | 19 | /* |
| 20 | * GPMC NAND block. We support 1 device and the physical address to |
| 21 | * access CS0 at is 0x8000000. |
| 22 | */ |
| 23 | #ifdef CONFIG_NAND |
| 24 | #define CONFIG_NAND_OMAP_GPMC |
| 25 | #ifndef CONFIG_SYS_NAND_BASE |
| 26 | #define CONFIG_SYS_NAND_BASE 0x8000000 |
| 27 | #endif |
| 28 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Nishanth Menon | 9a0f400 | 2015-07-22 18:05:41 -0500 | [diff] [blame] | 29 | #endif |
| 30 | |
| 31 | /* Now for the remaining common defines */ |
| 32 | #include <configs/ti_armv7_common.h> |
| 33 | |
| 34 | #endif /* __CONFIG_TI_ARMV7_OMAP_H__ */ |