blob: 83883f6fd5eb23ce846f7d51f9cf80378e4a2609 [file] [log] [blame]
wdenk4ec3a7f2004-09-28 16:44:41 +00001/*
wdenk414eec32005-04-02 22:37:54 +00002 * (C) Copyright 2004-2005
3 * Wolfgang Denk, DENX Software Engineering, <wd@denx.de>
4 *
wdenk4ec3a7f2004-09-28 16:44:41 +00005 * (C) Copyright 2004
6 * Vincent Dubey, Xa SA, vincent.dubey@xa-ch.com
7 *
8 * (C) Copyright 2002
9 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.ne
10 *
11 * (C) Copyright 2002
12 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
13 * Marius Groeger <mgroeger@sysgo.de>
14 *
15 * Configuation settings for the xaeniax board.
16 *
17 * See file CREDITS for list of people who contributed to this
18 * project.
19 *
20 * This program is free software; you can redistribute it and/or
21 * modify it under the terms of the GNU General Public License as
22 * published by the Free Software Foundation; either version 2 of
23 * the License, or (at your option) any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; if not, write to the Free Software
32 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * MA 02111-1307 USA
34 */
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*
wdenk4ec3a7f2004-09-28 16:44:41 +000040 * High Level Configuration Options
41 * (easy to change)
42 */
43#define CONFIG_PXA250 1 /* This is an PXA255 CPU */
44#define CONFIG_XAENIAX 1 /* on a xaeniax board */
45
46
47#define BOARD_LATE_INIT 1
48
49
50#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
51
Jean-Christophe PLAGNIOL-VILLARDb3acb6c2009-04-05 13:06:31 +020052/* we will never enable dcache, because we have to setup MMU first */
53#define CONFIG_SYS_NO_DCACHE
54
wdenk4ec3a7f2004-09-28 16:44:41 +000055/*
56 * select serial console configuration
57 */
Jean-Christophe PLAGNIOL-VILLARD379be582009-05-16 22:48:46 +020058#define CONFIG_PXA_SERIAL
wdenk4ec3a7f2004-09-28 16:44:41 +000059#define CONFIG_BTUART 1 /* we use BTUART on XAENIAX */
60
61
62/* allow to overwrite serial and ethaddr */
63#define CONFIG_ENV_OVERWRITE
64
wdenk414eec32005-04-02 22:37:54 +000065#define CONFIG_TIMESTAMP /* Print image info with timestamp */
66
wdenk4ec3a7f2004-09-28 16:44:41 +000067#define CONFIG_BAUDRATE 115200
68
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 } /* valid baudrates */
wdenk4ec3a7f2004-09-28 16:44:41 +000070
wdenk4ec3a7f2004-09-28 16:44:41 +000071
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050072/*
Jon Loeliger079a1362007-07-10 10:12:10 -050073 * BOOTP options
74 */
75#define CONFIG_BOOTP_BOOTFILESIZE
76#define CONFIG_BOOTP_BOOTPATH
77#define CONFIG_BOOTP_GATEWAY
78#define CONFIG_BOOTP_HOSTNAME
79
80
81/*
Jon Loeligerdca3b3d2007-07-04 22:33:46 -050082 * Command line configuration.
83 */
84#include <config_cmd_default.h>
85
86#define CONFIG_CMD_DHCP
87#define CONFIG_CMD_DIAG
88#define CONFIG_CMD_NFS
89#define CONFIG_CMD_SDRAM
90#define CONFIG_CMD_SNTP
91
92#undef CONFIG_CMD_DTT
93
wdenk4ec3a7f2004-09-28 16:44:41 +000094
95#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
96#define CONFIG_NETMASK 255.255.255.0
97#define CONFIG_IPADDR 192.168.68.201
98#define CONFIG_SERVERIP 192.168.68.62
99
100#define CONFIG_BOOTDELAY 3
101#define CONFIG_BOOTCOMMAND "bootm 0x00100000"
102#define CONFIG_BOOTARGS "console=ttyS1,115200"
wdenk14699a22004-10-19 22:17:51 +0000103#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200104#define CONFIG_SETUP_MEMORY_TAGS 1
wdenk14699a22004-10-19 22:17:51 +0000105#define CONFIG_INITRD_TAG 1
wdenk4ec3a7f2004-09-28 16:44:41 +0000106
Jon Loeligerdca3b3d2007-07-04 22:33:46 -0500107#if defined(CONFIG_CMD_KGDB)
wdenk4ec3a7f2004-09-28 16:44:41 +0000108#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
109#define CONFIG_KGDB_SER_INDEX 1 /* which serial port to use */
110#endif
111
112/*
113 * Size of malloc() pool; this lives below the uppermost 128 KiB which are
114 * used for the RAM copy of the uboot code
115 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200116#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
117#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenk4ec3a7f2004-09-28 16:44:41 +0000118
119/*
120 * Miscellaneous configurable options
121 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_LONGHELP /* undef to save memory */
123#define CONFIG_SYS_HUSH_PARSER 1
wdenk4ec3a7f2004-09-28 16:44:41 +0000124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk4ec3a7f2004-09-28 16:44:41 +0000126
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200127#ifdef CONFIG_SYS_HUSH_PARSER
128#define CONFIG_SYS_PROMPT "u-boot$ " /* Monitor Command Prompt */
wdenk4ec3a7f2004-09-28 16:44:41 +0000129#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_PROMPT "u-boot=> " /* Monitor Command Prompt */
wdenk4ec3a7f2004-09-28 16:44:41 +0000131#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
133#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
134#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
135#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
136#define CONFIG_SYS_DEVICE_NULLDEV 1
wdenk4ec3a7f2004-09-28 16:44:41 +0000137
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
139#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
wdenk4ec3a7f2004-09-28 16:44:41 +0000140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_LOAD_ADDR 0xa1000000 /* default load address */
wdenk4ec3a7f2004-09-28 16:44:41 +0000142
Micha Kalfon94a33122009-02-11 19:50:11 +0200143#define CONFIG_SYS_HZ 1000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 400/200/100 MHz */
wdenk4ec3a7f2004-09-28 16:44:41 +0000145
146/*
147 * Physical Memory Map
148 */
149#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 banks (partition) of DRAM */
150#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
151#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
152#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
153#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
154#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
155#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
156#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
157#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
158
159#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
160#define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
161#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
162#define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
163#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
164
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_DRAM_BASE 0xa0000000
166#define CONFIG_SYS_DRAM_SIZE 0x04000000
wdenk4ec3a7f2004-09-28 16:44:41 +0000167
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
wdenk4ec3a7f2004-09-28 16:44:41 +0000169
170/*
171 * FLASH and environment organization
172 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
174#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
wdenk4ec3a7f2004-09-28 16:44:41 +0000175
176/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
178#define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk4ec3a7f2004-09-28 16:44:41 +0000179
180/* FIXME */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200181#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200182#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x40000)/* Addr of Environment Sector */
183#define CONFIG_ENV_SIZE 0x40000 /* Total Size of Environment Sector */
wdenk4ec3a7f2004-09-28 16:44:41 +0000184
185/*
186 * Stack sizes
187 *
188 * The stack sizes are set up in start.S using the settings below
189 */
190#define CONFIG_STACKSIZE (128*1024) /* regular stack */
191#ifdef CONFIG_USE_IRQ
192#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
193#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
194#endif
195
196/*
197 * SMSC91C111 Network Card
198 */
199#define CONFIG_DRIVER_SMC91111 1
wdenk1f6d4252004-11-02 13:00:33 +0000200#define CONFIG_SMC91111_BASE 0x10000300 /* chip select 3 */
wdenk4ec3a7f2004-09-28 16:44:41 +0000201#define CONFIG_SMC_USE_32_BIT 1 /* 32 bit bus */
202#undef CONFIG_SMC_91111_EXT_PHY /* we use internal phy */
203#undef CONFIG_SHOW_ACTIVITY
204#define CONFIG_NET_RETRY_COUNT 10 /* # of retries */
205
206/*
207 * GPIO settings
208 */
209
210/*
211 * GP05 == nUSBReset is 1
212 * GP10 == CFReset is 1
213 * GP13 == nCFDataEnable is 1
214 * GP14 == nCFAddrEnable is 1
215 * GP15 == nCS1 is 1
216 * GP21 == ComBrdReset is 1
217 * GP24 == SFRM is 1
218 * GP25 == TXD is 1
219 * GP31 == SYNC is 1
220 * GP33 == nCS5 is 1
221 * GP39 == FFTXD is 1
222 * GP41 == RTS is 1
223 * GP43 == BTTXD is 1
224 * GP45 == BTRTS is 1
225 * GP47 == TXD is 1
226 * GP48 == nPOE is 1
227 * GP49 == nPWE is 1
228 * GP50 == nPIOR is 1
229 * GP51 == nPIOW is 1
230 * GP52 == nPCE[1] is 1
231 * GP53 == nPCE[2] is 1
232 * GP54 == nPSKTSEL is 1
233 * GP55 == nPREG is 1
234 * GP78 == nCS2 is 1
235 * GP79 == nCS3 is 1
236 * GP80 == nCS4 is 1
237 * GP82 == NSSPSFRM is 1
238 * GP83 == NSSPTXD is 1
239 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200240#define CONFIG_SYS_GPSR0_VAL 0x8320E420
241#define CONFIG_SYS_GPSR1_VAL 0x00FFAA82
242#define CONFIG_SYS_GPSR2_VAL 0x000DC000
wdenk4ec3a7f2004-09-28 16:44:41 +0000243
244/*
245 * GP03 == LANReset is 0
246 * GP06 == USBWakeUp is 0
247 * GP11 == USBControl is 0
248 * GP12 == Buzzer is 0
249 * GP16 == PWM0 is 0
250 * GP17 == PWM1 is 0
251 * GP23 == SCLK is 0
252 * GP30 == SDATA_OUT is 0
253 * GP81 == NSSPCLK is 0
254 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_GPCR0_VAL 0x40C31848
256#define CONFIG_SYS_GPCR1_VAL 0x00000000
257#define CONFIG_SYS_GPCR2_VAL 0x00020000
wdenk4ec3a7f2004-09-28 16:44:41 +0000258
259/*
260 * GP00 == CPUWakeUpUSB is input
261 * GP01 == GP reset is input
262 * GP02 == LANInterrupt is input
263 * GP03 == LANReset is output
264 * GP04 == USBInterrupt is input
265 * GP05 == nUSBReset is output
266 * GP06 == USBWakeUp is output
267 * GP07 == CFReady/nBusy is input
268 * GP08 == nCFCardDetect1 is input
269 * GP09 == nCFCardDetect2 is input
270 * GP10 == nCFReset is output
271 * GP11 == USBControl is output
272 * GP12 == Buzzer is output
273 * GP13 == CFDataEnable is output
274 * GP14 == CFAddressEnable is output
275 * GP15 == nCS1 is output
276 * GP16 == PWM0 is output
277 * GP17 == PWM1 is output
278 * GP18 == RDY is input
279 * GP19 == ReaderReady is input
280 * GP20 == ReaderReset is input
281 * GP21 == ComBrdReset is output
282 * GP23 == SCLK is output
283 * GP24 == SFRM is output
284 * GP25 == TXD is output
285 * GP26 == RXD is input
286 * GP27 == EXTCLK is input
287 * GP28 == BITCLK is output
288 * GP29 == SDATA_IN0 is input
289 * GP30 == SDATA_OUT is output
290 * GP31 == SYNC is output
291 * GP32 == SYSSCLK is output
292 * GP33 == nCS5 is output
293 * GP34 == FFRXD is input
294 * GP35 == CTS is input
295 * GP36 == DCD is input
296 * GP37 == DSR is input
297 * GP38 == RI is input
298 * GP39 == FFTXD is output
299 * GP40 == DTR is output
300 * GP41 == RTS is output
301 * GP42 == BTRXD is input
302 * GP43 == BTTXD is output
303 * GP44 == BTCTS is input
304 * GP45 == BTRTS is output
305 * GP46 == RXD is input
306 * GP47 == TXD is output
307 * GP48 == nPOE is output
308 * GP49 == nPWE is output
309 * GP50 == nPIOR is output
310 * GP51 == nPIOW is output
311 * GP52 == nPCE[1] is output
312 * GP53 == nPCE[2] is output
313 * GP54 == nPSKTSEL is output
314 * GP55 == nPREG is output
315 * GP56 == nPWAIT is input
316 * GP57 == nPIOS16 is input
317 * GP58 == LDD[0] is output
318 * GP59 == LDD[1] is output
319 * GP60 == LDD[2] is output
320 * GP61 == LDD[3] is output
321 * GP62 == LDD[4] is output
322 * GP63 == LDD[5] is output
323 * GP64 == LDD[6] is output
324 * GP65 == LDD[7] is output
325 * GP66 == LDD[8] is output
326 * GP67 == LDD[9] is output
327 * GP68 == LDD[10] is output
328 * GP69 == LDD[11] is output
329 * GP70 == LDD[12] is output
330 * GP71 == LDD[13] is output
331 * GP72 == LDD[14] is output
332 * GP73 == LDD[15] is output
333 * GP74 == LCD_FCLK is output
334 * GP75 == LCD_LCLK is output
335 * GP76 == LCD_PCLK is output
336 * GP77 == LCD_ACBIAS is output
337 * GP78 == nCS2 is output
338 * GP79 == nCS3 is output
339 * GP80 == nCS4 is output
340 * GP81 == NSSPCLK is output
341 * GP82 == NSSPSFRM is output
342 * GP83 == NSSPTXD is output
343 * GP84 == NSSPRXD is input
344 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_GPDR0_VAL 0xD3E3FC68
346#define CONFIG_SYS_GPDR1_VAL 0xFCFFAB83
347#define CONFIG_SYS_GPDR2_VAL 0x000FFFFF
wdenk4ec3a7f2004-09-28 16:44:41 +0000348
349/*
350 * GP01 == GP reset is AF01
351 * GP15 == nCS1 is AF10
352 * GP16 == PWM0 is AF10
353 * GP17 == PWM1 is AF10
354 * GP18 == RDY is AF01
355 * GP23 == SCLK is AF10
356 * GP24 == SFRM is AF10
357 * GP25 == TXD is AF10
358 * GP26 == RXD is AF01
359 * GP27 == EXTCLK is AF01
360 * GP28 == BITCLK is AF01
361 * GP29 == SDATA_IN0 is AF10
362 * GP30 == SDATA_OUT is AF01
363 * GP31 == SYNC is AF01
364 * GP32 == SYSCLK is AF01
365 * GP33 == nCS5 is AF10
366 * GP34 == FFRXD is AF01
367 * GP35 == CTS is AF01
368 * GP36 == DCD is AF01
369 * GP37 == DSR is AF01
370 * GP38 == RI is AF01
371 * GP39 == FFTXD is AF10
372 * GP40 == DTR is AF10
373 * GP41 == RTS is AF10
374 * GP42 == BTRXD is AF01
375 * GP43 == BTTXD is AF10
376 * GP44 == BTCTS is AF01
377 * GP45 == BTRTS is AF10
378 * GP46 == RXD is AF10
379 * GP47 == TXD is AF01
380 * GP48 == nPOE is AF10
381 * GP49 == nPWE is AF10
382 * GP50 == nPIOR is AF10
383 * GP51 == nPIOW is AF10
384 * GP52 == nPCE[1] is AF10
385 * GP53 == nPCE[2] is AF10
386 * GP54 == nPSKTSEL is AF10
387 * GP55 == nPREG is AF10
388 * GP56 == nPWAIT is AF01
389 * GP57 == nPIOS16 is AF01
390 * GP58 == LDD[0] is AF10
391 * GP59 == LDD[1] is AF10
392 * GP60 == LDD[2] is AF10
393 * GP61 == LDD[3] is AF10
394 * GP62 == LDD[4] is AF10
395 * GP63 == LDD[5] is AF10
396 * GP64 == LDD[6] is AF10
397 * GP65 == LDD[7] is AF10
398 * GP66 == LDD[8] is AF10
399 * GP67 == LDD[9] is AF10
400 * GP68 == LDD[10] is AF10
401 * GP69 == LDD[11] is AF10
402 * GP70 == LDD[12] is AF10
403 * GP71 == LDD[13] is AF10
404 * GP72 == LDD[14] is AF10
405 * GP73 == LDD[15] is AF10
406 * GP74 == LCD_FCLK is AF10
407 * GP75 == LCD_LCLK is AF10
408 * GP76 == LCD_PCLK is AF10
409 * GP77 == LCD_ACBIAS is AF10
410 * GP78 == nCS2 is AF10
411 * GP79 == nCS3 is AF10
412 * GP80 == nCS4 is AF10
413 * GP81 == NSSPCLK is AF01
414 * GP82 == NSSPSFRM is AF01
415 * GP83 == NSSPTXD is AF01
416 * GP84 == NSSPRXD is AF10
417 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200418#define CONFIG_SYS_GAFR0_L_VAL 0x80000004
419#define CONFIG_SYS_GAFR0_U_VAL 0x595A801A
420#define CONFIG_SYS_GAFR1_L_VAL 0x699A9559
421#define CONFIG_SYS_GAFR1_U_VAL 0xAAA5AAAA
422#define CONFIG_SYS_GAFR2_L_VAL 0xAAAAAAAA
423#define CONFIG_SYS_GAFR2_U_VAL 0x00000256
wdenk4ec3a7f2004-09-28 16:44:41 +0000424
425/*
426 * clock settings
427 */
428/* RDH = 1
429 * PH = 0
430 * VFS = 0
431 * BFS = 0
432 * SSS = 0
433 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434#define CONFIG_SYS_PSSR_VAL 0x00000030
wdenk4ec3a7f2004-09-28 16:44:41 +0000435
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200436#define CONFIG_SYS_CKEN_VAL 0x00000080 /* */
437#define CONFIG_SYS_ICMR_VAL 0x00000000 /* No interrupts enabled */
wdenk4ec3a7f2004-09-28 16:44:41 +0000438
439
440/*
441 * Memory settings
442 *
443 * This is the configuration for nCS0/1 -> flash banks
444 * configuration for nCS1 :
445 * [31] 0 -
446 * [30:28] 000 -
447 * [27:24] 0000 -
448 * [23:20] 0000 -
449 * [19] 0 -
450 * [18:16] 000 -
451 * configuration for nCS0:
452 * [15] 0 - Slower Device
453 * [14:12] 010 - CS deselect to CS time: 2*(2*MemClk) = 40 ns
454 * [11:08] 0011 - Address to data valid in bursts: (3+1)*MemClk = 40 ns
455 * [07:04] 1111 - " for first access: (23+2)*MemClk = 250 ns (fixme 12+2?)
456 * [03] 0 - 32 Bit bus width
457 * [02:00] 010 - burst OF 4 ROM or FLASH
458*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200459#define CONFIG_SYS_MSC0_VAL 0x000023D2
wdenk4ec3a7f2004-09-28 16:44:41 +0000460
461/* This is the configuration for nCS2/3 -> USB controller, LAN
462 * configuration for nCS3: LAN
463 * [31] 0 - Slower Device
464 * [30:28] 001 - RRR3: CS deselect to CS time: 1*(2*MemClk) = 20 ns
465 * [27:24] 0010 - RDN3: Address to data valid in bursts: (2+1)*MemClk = 30 ns
466 * [23:20] 0010 - RDF3: Address for first access: (2+1)*MemClk = 30 ns
467 * [19] 0 - 32 Bit bus width
468 * [18:16] 100 - variable latency I/O
469 * configuration for nCS2: USB
470 * [15] 1 - Faster Device
471 * [14:12] 010 - RRR2: CS deselect to CS time: 2*(2*MemClk) = 40 ns
472 * [11:08] 0010 - RDN2: Address to data valid in bursts: (2+1)*MemClk = 30 ns
473 * [07:04] 0110 - RDF2: Address for first access: (6+1)*MemClk = 70 ns
Wolfgang Denk452f6742005-08-04 19:45:01 +0200474 * [03] 1 - 16 Bit bus width
wdenk4ec3a7f2004-09-28 16:44:41 +0000475 * [02:00] 100 - variable latency I/O
476 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200477#define CONFIG_SYS_MSC1_VAL 0x1224A26C
wdenk4ec3a7f2004-09-28 16:44:41 +0000478
479/* This is the configuration for nCS4/5 -> LAN
480 * configuration for nCS5:
481 * [31] 0 -
482 * [30:28] 000 -
483 * [27:24] 0000 -
484 * [23:20] 0000 -
485 * [19] 0 -
486 * [18:16] 000 -
487 * configuration for nCS4: LAN
488 * [15] 1 - Faster Device
489 * [14:12] 010 - RRR2: CS deselect to CS time: 2*(2*MemClk) = 40 ns
490 * [11:08] 0010 - RDN2: Address to data valid in bursts: (2+1)*MemClk = 30 ns
491 * [07:04] 0110 - RDF2: Address for first access: (6+1)*MemClk = 70 ns
492 * [03] 0 - 32 Bit bus width
493 * [02:00] 100 - variable latency I/O
494 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200495#define CONFIG_SYS_MSC2_VAL 0x00001224
wdenk4ec3a7f2004-09-28 16:44:41 +0000496
497/* MDCNFG: SDRAM Configuration Register
498 *
499 * [31:29] 000 - reserved
500 * [28] 0 - no SA1111 compatiblity mode
501 * [27] 0 - latch return data with return clock
502 * [26] 0 - alternate addressing for pair 2/3
503 * [25:24] 00 - timings
504 * [23] 0 - internal banks in lower partition 2/3 (not used)
505 * [22:21] 00 - row address bits for partition 2/3 (not used)
506 * [20:19] 00 - column address bits for partition 2/3 (not used)
507 * [18] 0 - SDRAM partition 2/3 width is 32 bit
508 * [17] 0 - SDRAM partition 3 disabled
509 * [16] 0 - SDRAM partition 2 disabled
510 * [15:13] 000 - reserved
511 * [12] 0 - no SA1111 compatiblity mode
512 * [11] 1 - latch return data with return clock
513 * [10] 0 - no alternate addressing for pair 0/1
514 * [09:08] 10 - tRP=2*MemClk CL=2 tRCD=2*MemClk tRAS=5*MemClk tRC=8*MemClk
515 * [7] 1 - 4 internal banks in lower partition pair
516 * [06:05] 10 - 13 row address bits for partition 0/1
517 * [04:03] 01 - 9 column address bits for partition 0/1
518 * [02] 0 - SDRAM partition 0/1 width is 32 bit
519 * [01] 0 - disable SDRAM partition 1
520 * [00] 1 - enable SDRAM partition 0
521 */
522/* use the configuration above but disable partition 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200523#define CONFIG_SYS_MDCNFG_VAL 0x00000AC9
wdenk4ec3a7f2004-09-28 16:44:41 +0000524
525/* MDREFR: SDRAM Refresh Control Register
526 *
527 * [32:26] 0 - reserved
528 * [25] 0 - K2FREE: not free running
529 * [24] 0 - K1FREE: not free running
530 * [23] 0 - K0FREE: not free running
531 * [22] 0 - SLFRSH: self refresh disabled
532 * [21] 0 - reserved
533 * [20] 1 - APD: auto power down
534 * [19] 0 - K2DB2: SDCLK2 is MemClk
535 * [18] 0 - K2RUN: disable SDCLK2
536 * [17] 0 - K1DB2: SDCLK1 is MemClk
537 * [16] 1 - K1RUN: enable SDCLK1
538 * [15] 1 - E1PIN: SDRAM clock enable
539 * [14] 0 - K0DB2: SDCLK0 is MemClk
540 * [13] 0 - K0RUN: disable SDCLK0
541 * [12] 0 - E0PIN: disable SDCKE0
542 * [11:00] 000000011000 - (64ms/8192)*MemClkFreq/32 = 24
543 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200544#define CONFIG_SYS_MDREFR_VAL 0x00138018 /* mh: was 0x00118018 */
wdenk4ec3a7f2004-09-28 16:44:41 +0000545
546/* MDMRS: Mode Register Set Configuration Register
547 *
548 * [31] 0 - reserved
549 * [30:23] 00000000- MDMRS2: SDRAM2/3 MRS Value. (not used)
550 * [22:20] 011 - MDCL2: SDRAM2/3 Cas Latency. (not used)
551 * [19] 0 - MDADD2: SDRAM2/3 burst Type. Fixed to sequential. (not used)
552 * [18:16] 010 - MDBL2: SDRAM2/3 burst Length. Fixed to 4. (not used)
553 * [15] 0 - reserved
554 * [14:07] 00000000- MDMRS0: SDRAM0/1 MRS Value.
555 * [06:04] 011 - MDCL0: SDRAM0/1 Cas Latency.
556 * [03] 0 - MDADD0: SDRAM0/1 burst Type. Fixed to sequential.
557 * [02:00] 010 - MDBL0: SDRAM0/1 burst Length. Fixed to 4.
558 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200559#define CONFIG_SYS_MDMRS_VAL 0x00320032
wdenk4ec3a7f2004-09-28 16:44:41 +0000560
561/*
562 * PCMCIA and CF Interfaces
563 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200564#define CONFIG_SYS_MECR_VAL 0x00000000
565#define CONFIG_SYS_MCMEM0_VAL 0x00010504
566#define CONFIG_SYS_MCMEM1_VAL 0x00010504
567#define CONFIG_SYS_MCATT0_VAL 0x00010504
568#define CONFIG_SYS_MCATT1_VAL 0x00010504
569#define CONFIG_SYS_MCIO0_VAL 0x00004715
570#define CONFIG_SYS_MCIO1_VAL 0x00004715
wdenk4ec3a7f2004-09-28 16:44:41 +0000571
572
573#endif /* __CONFIG_H */