blob: e765a03cfb0c81c2e6c32714147ad062f462429d [file] [log] [blame]
wdenkf12e5682003-07-07 20:07:54 +00001/*
Wolfgang Denk23c5d252014-10-24 15:31:26 +02002 * (C) Copyright 2000-2014
wdenkf12e5682003-07-07 20:07:54 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenkf12e5682003-07-07 20:07:54 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
21#define CONFIG_TQM823M 1 /* ...on a TQM8xxM module */
Wolfgang Denk23c5d252014-10-24 15:31:26 +020022#define CONFIG_SYS_GENERIC_BOARD
23#define CONFIG_DISPLAY_BOARDINFO
wdenkf12e5682003-07-07 20:07:54 +000024
Wolfgang Denk2ae18242010-10-06 09:05:45 +020025#define CONFIG_SYS_TEXT_BASE 0x40000000
26
wdenkf12e5682003-07-07 20:07:54 +000027#ifdef CONFIG_LCD /* with LCD controller ? */
Jeroen Hofstee59155f42013-01-22 10:44:09 +000028#define CONFIG_MPC8XX_LCD
wdenkfd3103b2003-11-25 16:55:19 +000029/* #define CONFIG_NEC_NL6448BC20 1 / * use NEC NL6448BC20 display */
wdenkf12e5682003-07-07 20:07:54 +000030#endif
31
32#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
Wolfgang Denk3cb7a482009-07-28 22:13:52 +020033#define CONFIG_SYS_SMC_RXBUFLEN 128
34#define CONFIG_SYS_MAXIDLE 10
wdenkf12e5682003-07-07 20:07:54 +000035#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
wdenkf12e5682003-07-07 20:07:54 +000036
wdenkae3af052003-08-07 22:18:11 +000037#define CONFIG_BOOTCOUNT_LIMIT
38
39#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenkf12e5682003-07-07 20:07:54 +000040
41#define CONFIG_BOARD_TYPES 1 /* support board types */
42
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010043#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
wdenkf12e5682003-07-07 20:07:54 +000044
45#undef CONFIG_BOOTARGS
46
47#define CONFIG_EXTRA_ENV_SETTINGS \
48 "netdev=eth0\0" \
49 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010050 "nfsroot=${serverip}:${rootpath}\0" \
wdenkf12e5682003-07-07 20:07:54 +000051 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010052 "addip=setenv bootargs ${bootargs} " \
53 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
54 ":${hostname}:${netdev}:off panic=1\0" \
wdenkf12e5682003-07-07 20:07:54 +000055 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010056 "bootm ${kernel_addr}\0" \
wdenkf12e5682003-07-07 20:07:54 +000057 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010058 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
59 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenkf12e5682003-07-07 20:07:54 +000060 "rootpath=/opt/eldk/ppc_8xx\0" \
Wolfgang Denk29f8f582008-08-09 23:17:32 +020061 "hostname=TQM823M\0" \
62 "bootfile=TQM823M/uImage\0" \
Wolfgang Denkeb6da802007-09-16 02:39:35 +020063 "fdt_addr=40080000\0" \
64 "kernel_addr=400A0000\0" \
65 "ramdisk_addr=40280000\0" \
Wolfgang Denk29f8f582008-08-09 23:17:32 +020066 "u-boot=TQM823M/u-image.bin\0" \
67 "load=tftp 200000 ${u-boot}\0" \
68 "update=prot off 40000000 +${filesize};" \
69 "era 40000000 +${filesize};" \
70 "cp.b 200000 40000000 ${filesize};" \
71 "sete filesize;save\0" \
wdenkf12e5682003-07-07 20:07:54 +000072 ""
73#define CONFIG_BOOTCOMMAND "run flash_self"
74
75#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenkf12e5682003-07-07 20:07:54 +000077
78#undef CONFIG_WATCHDOG /* watchdog disabled */
79
80#ifdef CONFIG_LCD
81# undef CONFIG_STATUS_LED /* disturbs display */
82#else
83# define CONFIG_STATUS_LED 1 /* Status LED enabled */
84#endif /* CONFIG_LCD */
85
86#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
87
Jon Loeliger37d4bb72007-07-09 21:38:02 -050088/*
89 * BOOTP options
90 */
91#define CONFIG_BOOTP_SUBNETMASK
92#define CONFIG_BOOTP_GATEWAY
93#define CONFIG_BOOTP_HOSTNAME
94#define CONFIG_BOOTP_BOOTPATH
95#define CONFIG_BOOTP_BOOTFILESIZE
96
wdenkf12e5682003-07-07 20:07:54 +000097
98#define CONFIG_MAC_PARTITION
99#define CONFIG_DOS_PARTITION
100
101#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
102
wdenkf12e5682003-07-07 20:07:54 +0000103
Jon Loeliger26946902007-07-04 22:30:50 -0500104/*
105 * Command line configuration.
106 */
107#include <config_cmd_default.h>
108
109#define CONFIG_CMD_ASKENV
110#define CONFIG_CMD_DATE
111#define CONFIG_CMD_DHCP
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200112#define CONFIG_CMD_ELF
Wolfgang Denk9a63b7f2009-02-21 21:51:21 +0100113#define CONFIG_CMD_EXT2
Jon Loeliger26946902007-07-04 22:30:50 -0500114#define CONFIG_CMD_IDE
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200115#define CONFIG_CMD_JFFS2
Jon Loeliger26946902007-07-04 22:30:50 -0500116#define CONFIG_CMD_NFS
117#define CONFIG_CMD_SNTP
118
wdenkf12e5682003-07-07 20:07:54 +0000119
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200120#define CONFIG_NETCONSOLE
121
122
wdenkf12e5682003-07-07 20:07:54 +0000123/*
124 * Miscellaneous configurable options
125 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenkf12e5682003-07-07 20:07:54 +0000127
Wolfgang Denk2751a952006-10-28 02:29:14 +0200128#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200129#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
wdenkf12e5682003-07-07 20:07:54 +0000130
Jon Loeliger26946902007-07-04 22:30:50 -0500131#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkf12e5682003-07-07 20:07:54 +0000133#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkf12e5682003-07-07 20:07:54 +0000135#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
137#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
138#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkf12e5682003-07-07 20:07:54 +0000139
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
141#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenkf12e5682003-07-07 20:07:54 +0000142
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkf12e5682003-07-07 20:07:54 +0000144
wdenkf12e5682003-07-07 20:07:54 +0000145/*
146 * Low Level Configuration Settings
147 * (address mappings, register initial values, etc.)
148 * You should know what you are doing if you make changes here.
149 */
150/*-----------------------------------------------------------------------
151 * Internal Memory Mapped Register
152 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_IMMR 0xFFF00000
wdenkf12e5682003-07-07 20:07:54 +0000154
155/*-----------------------------------------------------------------------
156 * Definitions for initial stack pointer and data area (in DPRAM)
157 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200159#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200160#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200161#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkf12e5682003-07-07 20:07:54 +0000162
163/*-----------------------------------------------------------------------
164 * Start addresses for the final memory configuration
165 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkf12e5682003-07-07 20:07:54 +0000167 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200168#define CONFIG_SYS_SDRAM_BASE 0x00000000
169#define CONFIG_SYS_FLASH_BASE 0x40000000
170#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
171#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
172#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkf12e5682003-07-07 20:07:54 +0000173
174/*
175 * For booting Linux, the board info and command line data
176 * have to be in the first 8 MB of memory, since this is
177 * the maximum mapped by the Linux kernel during initialization.
178 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkf12e5682003-07-07 20:07:54 +0000180
181/*-----------------------------------------------------------------------
182 * FLASH organization
183 */
wdenkf12e5682003-07-07 20:07:54 +0000184
Martin Krausee318d9e2007-09-27 11:10:08 +0200185/* use CFI flash driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200186#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200187#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200188#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
189#define CONFIG_SYS_FLASH_EMPTY_INFO
190#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
191#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
192#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenkf12e5682003-07-07 20:07:54 +0000193
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200194#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200195#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
196#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
197#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
wdenkf12e5682003-07-07 20:07:54 +0000198
199/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200200#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
201#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenkf12e5682003-07-07 20:07:54 +0000202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk67c31032007-09-16 17:10:04 +0200204
Wolfgang Denk7c803be2008-09-16 18:02:19 +0200205#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
206
wdenkf12e5682003-07-07 20:07:54 +0000207/*-----------------------------------------------------------------------
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200208 * Dynamic MTD partition support
209 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100210#define CONFIG_CMD_MTDPARTS
Stefan Roese942556a2009-05-12 14:32:58 +0200211#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
212#define CONFIG_FLASH_CFI_MTD
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200213#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
214
215#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
216 "128k(dtb)," \
217 "1920k(kernel)," \
218 "5632(rootfs)," \
Wolfgang Denkcd829192008-08-12 16:08:38 +0200219 "4m(data)"
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200220
221/*-----------------------------------------------------------------------
wdenkf12e5682003-07-07 20:07:54 +0000222 * Hardware Information Block
223 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
225#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
226#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
wdenkf12e5682003-07-07 20:07:54 +0000227
228/*-----------------------------------------------------------------------
229 * Cache Configuration
230 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200231#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger26946902007-07-04 22:30:50 -0500232#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200233#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenkf12e5682003-07-07 20:07:54 +0000234#endif
235
236/*-----------------------------------------------------------------------
237 * SYPCR - System Protection Control 11-9
238 * SYPCR can only be written once after reset!
239 *-----------------------------------------------------------------------
240 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
241 */
242#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkf12e5682003-07-07 20:07:54 +0000244 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
245#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenkf12e5682003-07-07 20:07:54 +0000247#endif
248
249/*-----------------------------------------------------------------------
250 * SIUMCR - SIU Module Configuration 11-6
251 *-----------------------------------------------------------------------
252 * PCMCIA config., multi-function pin tri-state
253 */
254#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkf12e5682003-07-07 20:07:54 +0000256#else /* we must activate GPL5 in the SIUMCR for CAN */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenkf12e5682003-07-07 20:07:54 +0000258#endif /* CONFIG_CAN_DRIVER */
259
260/*-----------------------------------------------------------------------
261 * TBSCR - Time Base Status and Control 11-26
262 *-----------------------------------------------------------------------
263 * Clear Reference Interrupt Status, Timebase freezing enabled
264 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkf12e5682003-07-07 20:07:54 +0000266
267/*-----------------------------------------------------------------------
268 * RTCSC - Real-Time Clock Status and Control Register 11-27
269 *-----------------------------------------------------------------------
270 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200271#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenkf12e5682003-07-07 20:07:54 +0000272
273/*-----------------------------------------------------------------------
274 * PISCR - Periodic Interrupt Status and Control 11-31
275 *-----------------------------------------------------------------------
276 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
277 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkf12e5682003-07-07 20:07:54 +0000279
280/*-----------------------------------------------------------------------
281 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
282 *-----------------------------------------------------------------------
283 * Reset PLL lock status sticky bit, timer expired status bit and timer
284 * interrupt status bit
wdenkf12e5682003-07-07 20:07:54 +0000285 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenkf12e5682003-07-07 20:07:54 +0000287
288/*-----------------------------------------------------------------------
289 * SCCR - System Clock and reset Control Register 15-27
290 *-----------------------------------------------------------------------
291 * Set clock output, timebase and RTC source and divider,
292 * power management and some other internal clocks
293 */
294#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200295#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenkf12e5682003-07-07 20:07:54 +0000296 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
297 SCCR_DFALCD00)
wdenkf12e5682003-07-07 20:07:54 +0000298
299/*-----------------------------------------------------------------------
300 * PCMCIA stuff
301 *-----------------------------------------------------------------------
302 *
303 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200304#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
305#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
306#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
307#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
308#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
309#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
310#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
311#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenkf12e5682003-07-07 20:07:54 +0000312
313/*-----------------------------------------------------------------------
314 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
315 *-----------------------------------------------------------------------
316 */
317
Pavel Herrmann8d1165e11a2012-10-09 07:01:56 +0000318#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenkf12e5682003-07-07 20:07:54 +0000319#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
320
321#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
322#undef CONFIG_IDE_LED /* LED for ide not supported */
323#undef CONFIG_IDE_RESET /* reset for ide not supported */
324
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
326#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenkf12e5682003-07-07 20:07:54 +0000327
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200328#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenkf12e5682003-07-07 20:07:54 +0000329
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200330#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenkf12e5682003-07-07 20:07:54 +0000331
332/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkf12e5682003-07-07 20:07:54 +0000334
335/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenkf12e5682003-07-07 20:07:54 +0000337
338/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenkf12e5682003-07-07 20:07:54 +0000340
341/*-----------------------------------------------------------------------
342 *
343 *-----------------------------------------------------------------------
344 *
345 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_DER 0
wdenkf12e5682003-07-07 20:07:54 +0000347
348/*
349 * Init Memory Controller:
350 *
351 * BR0/1 and OR0/1 (FLASH)
352 */
353
354#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
355#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
356
357/* used to re-map FLASH both when starting from SRAM or FLASH:
358 * restrict access enough to keep SRAM working (if any)
359 * but not too much to meddle with FLASH accesses
360 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200361#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
362#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenkf12e5682003-07-07 20:07:54 +0000363
364/*
365 * FLASH timing:
366 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200367#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
wdenkf12e5682003-07-07 20:07:54 +0000368 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenkf12e5682003-07-07 20:07:54 +0000369
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
371#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
372#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenkf12e5682003-07-07 20:07:54 +0000373
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200374#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
375#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
376#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
wdenkf12e5682003-07-07 20:07:54 +0000377
378/*
379 * BR2/3 and OR2/3 (SDRAM)
380 *
381 */
382#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
383#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
384#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
385
386/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenkf12e5682003-07-07 20:07:54 +0000388
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
390#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenkf12e5682003-07-07 20:07:54 +0000391
392#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
394#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenkf12e5682003-07-07 20:07:54 +0000395#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200396#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
397#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
398#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
399#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenkf12e5682003-07-07 20:07:54 +0000400 BR_PS_8 | BR_MS_UPMB | BR_V )
401#endif /* CONFIG_CAN_DRIVER */
402
403/*
404 * Memory Periodic Timer Prescaler
405 *
406 * The Divider for PTA (refresh timer) configuration is based on an
407 * example SDRAM configuration (64 MBit, one bank). The adjustment to
408 * the number of chip selects (NCS) and the actually needed refresh
409 * rate is done by setting MPTPR.
410 *
411 * PTA is calculated from
412 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
413 *
414 * gclk CPU clock (not bus clock!)
415 * Trefresh Refresh cycle * 4 (four word bursts used)
416 *
417 * 4096 Rows from SDRAM example configuration
418 * 1000 factor s -> ms
419 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
420 * 4 Number of refresh cycles per period
421 * 64 Refresh cycle in ms per number of rows
422 * --------------------------------------------
423 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
424 *
425 * 50 MHz => 50.000.000 / Divider = 98
426 * 66 Mhz => 66.000.000 / Divider = 129
427 * 80 Mhz => 80.000.000 / Divider = 156
428 */
wdenke9132ea2004-04-24 23:23:30 +0000429
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200430#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
431#define CONFIG_SYS_MAMR_PTA 98
wdenkf12e5682003-07-07 20:07:54 +0000432
433/*
434 * For 16 MBit, refresh rates could be 31.3 us
435 * (= 64 ms / 2K = 125 / quad bursts).
436 * For a simpler initialization, 15.6 us is used instead.
437 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
439 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenkf12e5682003-07-07 20:07:54 +0000440 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200441#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
442#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenkf12e5682003-07-07 20:07:54 +0000443
444/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200445#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
446#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenkf12e5682003-07-07 20:07:54 +0000447
448/*
449 * MAMR settings for SDRAM
450 */
451
452/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkf12e5682003-07-07 20:07:54 +0000454 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
455 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
456/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200457#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenkf12e5682003-07-07 20:07:54 +0000458 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
459 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
460
Heiko Schocher7026ead2010-02-09 15:50:27 +0100461/* pass open firmware flat tree */
462#define CONFIG_OF_LIBFDT 1
463#define CONFIG_OF_BOARD_SETUP 1
464#define CONFIG_HWCONFIG 1
465
wdenkf12e5682003-07-07 20:07:54 +0000466#endif /* __CONFIG_H */