stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2001-2004 |
| 3 | * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com |
| 4 | * |
Wolfgang Denk | 3765b3e | 2013-10-07 13:07:26 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * board/config.h - configuration options, board specific |
| 10 | */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
| 14 | /* |
| 15 | * High Level Configuration Options |
| 16 | * (easy to change) |
| 17 | */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 18 | #define CONFIG_405EP 1 /* This is a PPC405 CPU */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 19 | #define CONFIG_VOM405 1 /* ...on a VOM405 board */ |
| 20 | |
Wolfgang Denk | 2ae1824 | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 21 | #define CONFIG_SYS_TEXT_BASE 0xFFFC8000 |
| 22 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 23 | #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */ |
| 24 | |
| 25 | #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */ |
| 26 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 27 | #undef CONFIG_BOOTARGS |
| 28 | #undef CONFIG_BOOTCOMMAND |
| 29 | |
| 30 | #define CONFIG_PREBOOT /* enable preboot variable */ |
| 31 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 32 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 33 | |
Stefan Roese | feaedfc | 2005-11-15 10:35:59 +0100 | [diff] [blame] | 34 | #undef CONFIG_HAS_ETH1 |
| 35 | |
Ben Warren | 96e21f8 | 2008-10-27 23:50:15 -0700 | [diff] [blame] | 36 | #define CONFIG_PPC4xx_EMAC |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 37 | #define CONFIG_MII 1 /* MII PHY management */ |
| 38 | #define CONFIG_PHY_ADDR 0 /* PHY address */ |
| 39 | #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */ |
Stefan Roese | feaedfc | 2005-11-15 10:35:59 +0100 | [diff] [blame] | 40 | #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 41 | |
Jon Loeliger | 37d4bb7 | 2007-07-09 21:38:02 -0500 | [diff] [blame] | 42 | /* |
| 43 | * BOOTP options |
| 44 | */ |
| 45 | #define CONFIG_BOOTP_SUBNETMASK |
| 46 | #define CONFIG_BOOTP_GATEWAY |
| 47 | #define CONFIG_BOOTP_HOSTNAME |
| 48 | #define CONFIG_BOOTP_BOOTPATH |
| 49 | #define CONFIG_BOOTP_DNS |
| 50 | #define CONFIG_BOOTP_DNS2 |
| 51 | #define CONFIG_BOOTP_SEND_HOSTNAME |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 52 | |
Jon Loeliger | a556290 | 2007-07-08 15:31:57 -0500 | [diff] [blame] | 53 | /* |
| 54 | * Command line configuration. |
| 55 | */ |
Jon Loeliger | a556290 | 2007-07-08 15:31:57 -0500 | [diff] [blame] | 56 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 57 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
| 58 | |
| 59 | #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */ |
| 60 | |
| 61 | #undef CONFIG_PRAM /* no "protected RAM" */ |
| 62 | |
| 63 | /* |
| 64 | * Miscellaneous configurable options |
| 65 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 66 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 67 | |
Jon Loeliger | a556290 | 2007-07-08 15:31:57 -0500 | [diff] [blame] | 68 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 69 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 70 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 71 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 72 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 73 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 74 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 75 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 76 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 77 | #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 78 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 79 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
| 80 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 81 | |
Stefan Roese | 550650d | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 82 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
Stefan Roese | 550650d | 2010-09-20 16:05:31 +0200 | [diff] [blame] | 83 | #define CONFIG_SYS_NS16550_SERIAL |
| 84 | #define CONFIG_SYS_NS16550_REG_SIZE 1 |
| 85 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() |
| 86 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 87 | #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 88 | #define CONFIG_SYS_BASE_BAUD 691200 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 89 | |
| 90 | /* The following table includes the supported baudrates */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 91 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 92 | { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \ |
| 93 | 57600, 115200, 230400, 460800, 921600 } |
| 94 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
| 96 | #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 97 | |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 98 | #define CONFIG_CMDLINE_EDITING 1 /* add command line history */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 99 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 100 | #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 101 | |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 102 | /* |
| 103 | * For booting Linux, the board info and command line data |
| 104 | * have to be in the first 8 MB of memory, since this is |
| 105 | * the maximum mapped by the Linux kernel during initialization. |
| 106 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 108 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 109 | * FLASH organization |
| 110 | */ |
| 111 | #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */ |
| 112 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 113 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 114 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 115 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 116 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 117 | #define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 118 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 119 | #define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */ |
| 120 | #define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */ |
| 121 | #define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 122 | /* |
| 123 | * The following defines are added for buggy IOP480 byte interface. |
| 124 | * All other boards should use the standard values (CPCI405 etc.) |
| 125 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 126 | #define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */ |
| 127 | #define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */ |
| 128 | #define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 129 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 130 | #define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 131 | |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 132 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 133 | * Start addresses for the final memory configuration |
| 134 | * (Set up by the startup code) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 135 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 136 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 137 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
Matthias Fuchs | 700d553 | 2009-04-29 09:50:59 +0200 | [diff] [blame] | 138 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 139 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
| 140 | #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1) |
Matthias Fuchs | 700d553 | 2009-04-29 09:50:59 +0200 | [diff] [blame] | 141 | #define CONFIG_SYS_MALLOC_LEN (256 * 1024) |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 142 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 143 | #if (CONFIG_SYS_MONITOR_BASE < FLASH_BASE0_PRELIM) |
| 144 | # define CONFIG_SYS_RAMBOOT 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 145 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 146 | # undef CONFIG_SYS_RAMBOOT |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 147 | #endif |
| 148 | |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 149 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 150 | * Environment Variable setup |
| 151 | */ |
Jean-Christophe PLAGNIOL-VILLARD | bb1f8b4 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 152 | #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */ |
Jean-Christophe PLAGNIOL-VILLARD | 0e8d158 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 153 | #define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */ |
| 154 | #define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 155 | /* total size of a CAT24WC16 is 2048 bytes */ |
| 156 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 157 | #define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */ |
| 158 | #define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 159 | |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 160 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 161 | * I2C EEPROM (CAT24WC16) for environment |
| 162 | */ |
Dirk Eibach | 880540d | 2013-04-25 02:40:01 +0000 | [diff] [blame] | 163 | #define CONFIG_SYS_I2C |
| 164 | #define CONFIG_SYS_I2C_PPC4XX |
| 165 | #define CONFIG_SYS_I2C_PPC4XX_CH0 |
| 166 | #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000 |
| 167 | #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 168 | |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 169 | #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT28WC08 */ |
| 170 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 171 | /* mask of address bits that overflow into the "EEPROM chip address" */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 172 | #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07 |
| 173 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 174 | /* 16 byte page write mode using*/ |
| 175 | /* last 4 bits of the address */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 176 | #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 177 | |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 178 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 179 | * External Bus Controller (EBC) Setup |
| 180 | */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 181 | #define CAN_BA 0xF0000000 /* CAN Base Address */ |
| 182 | |
| 183 | /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 184 | #define CONFIG_SYS_EBC_PB0AP 0x92015480 |
| 185 | #define CONFIG_SYS_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 186 | |
| 187 | /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 188 | #define CONFIG_SYS_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */ |
| 189 | #define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 190 | |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 191 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 192 | * FPGA stuff |
| 193 | */ |
Matthias Fuchs | 700d553 | 2009-04-29 09:50:59 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_XSVF_DEFAULT_ADDR 0xfffc0000 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 195 | |
| 196 | /* FPGA program pin configuration */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 197 | #define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (ppc output) */ |
| 198 | #define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (ppc output) */ |
| 199 | #define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO->TDI data pin (ppc output) */ |
| 200 | #define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */ |
| 201 | #define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI->TDO pin (ppc input) */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 202 | |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 203 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 204 | * Definitions for initial stack pointer and data area (in data cache) |
| 205 | */ |
| 206 | /* use on chip memory ( OCM ) for temperary stack until sdram is tested */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 207 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 208 | |
| 209 | /* On Chip Memory location */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 210 | #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000 |
| 211 | #define CONFIG_SYS_OCM_DATA_SIZE 0x1000 |
| 212 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */ |
Wolfgang Denk | 553f098 | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 213 | #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 214 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 215 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 216 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 217 | |
Matthias Fuchs | 1092ce2 | 2008-09-02 15:07:54 +0200 | [diff] [blame] | 218 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 219 | * Definitions for GPIO setup (PPC405EP specific) |
| 220 | * |
| 221 | * GPIO0[0] - External Bus Controller BLAST output |
| 222 | * GPIO0[1-9] - Instruction trace outputs -> GPIO |
| 223 | * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs |
| 224 | * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO |
| 225 | * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs |
| 226 | * GPIO0[24-27] - UART0 control signal inputs/outputs |
| 227 | * GPIO0[28-29] - UART1 data signal input/output |
| 228 | * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs |
| 229 | */ |
| 230 | /* GPIO Input: OSR=00, ISR=00, TSR=00, TCR=0 */ |
| 231 | /* GPIO Output: OSR=00, ISR=00, TSR=00, TCR=1 */ |
| 232 | /* Alt. Funtion Input: OSR=00, ISR=01, TSR=00, TCR=0 */ |
| 233 | /* Alt. Funtion Output: OSR=01, ISR=00, TSR=00, TCR=1 */ |
Stefan Roese | afabb49 | 2010-09-12 06:21:37 +0200 | [diff] [blame] | 234 | #define CONFIG_SYS_GPIO0_OSRL 0x40000500 /* 0 ... 15 */ |
| 235 | #define CONFIG_SYS_GPIO0_OSRH 0x00000110 /* 16 ... 31 */ |
| 236 | #define CONFIG_SYS_GPIO0_ISR1L 0x00000000 /* 0 ... 15 */ |
| 237 | #define CONFIG_SYS_GPIO0_ISR1H 0x14000045 /* 16 ... 31 */ |
| 238 | #define CONFIG_SYS_GPIO0_TSRL 0x00000000 /* 0 ... 15 */ |
| 239 | #define CONFIG_SYS_GPIO0_TSRH 0x00000000 /* 16 ... 31 */ |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 240 | #define CONFIG_SYS_GPIO0_TCR 0xF7FE0014 /* 0 ... 31 */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 241 | |
| 242 | /* |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 243 | * Default speed selection (cpu_plb_opb_ebc) in mhz. |
| 244 | * This value will be set if iic boot eprom is disabled. |
| 245 | */ |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 246 | #define PLLMR0_DEFAULT PLLMR0_133_66_66_33 |
| 247 | #define PLLMR1_DEFAULT PLLMR1_133_66_66_33 |
stroese | a20b27a | 2004-12-16 18:05:42 +0000 | [diff] [blame] | 248 | |
| 249 | #endif /* __CONFIG_H */ |