blob: cdf8659093dfb5ea81ae12a0a59cc7731b4648d7 [file] [log] [blame]
Albin Tonnerre94539672009-08-24 18:03:26 +02001/*
2 * Copyright (C) 2009
3 * Albin Tonnerre, Free Electrons <albin.tonnerre@free-electrons.com>
4 *
5 * Configuation settings for the Calao SBC35-A9G20 board
6 *
7 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26#ifndef __CONFIG_H
27#define __CONFIG_H
28
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000029/* SoC type is defined in boards.cfg */
30#include <asm/hardware.h>
31#include <asm/sizes.h>
Jens Scharsig425de622010-02-03 22:45:42 +010032
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000033#if defined(CONFIG_SYS_USE_NANDFLASH)
Albin Tonnerre94539672009-08-24 18:03:26 +020034#define CONFIG_ENV_IS_IN_NAND
35#else
36#define CONFIG_ENV_IS_IN_EEPROM
37#endif
38
Anatolij Gustschin204ab932011-11-19 01:59:12 +000039#define MACH_TYPE_SBC35_A9G20 1848
40#define CONFIG_MACH_TYPE MACH_TYPE_SBC35_A9G20
41
Albin Tonnerre94539672009-08-24 18:03:26 +020042/* ARM asynchronous clock */
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000043#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Achim Ehrlich7c966a82010-02-24 10:29:16 +010044#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* 12.000 MHz crystal */
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000045#define CONFIG_SYS_HZ 1000
Albin Tonnerre94539672009-08-24 18:03:26 +020046
47#define CONFIG_ARCH_CPU_INIT
48#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
49
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000050#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
51#define CONFIG_SETUP_MEMORY_TAGS
52#define CONFIG_INITRD_TAG
Albin Tonnerre94539672009-08-24 18:03:26 +020053#define CONFIG_SKIP_LOWLEVEL_INIT
Albin Tonnerre94539672009-08-24 18:03:26 +020054
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000055/* GPIO */
56#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
57#define CONFIG_AT91_GPIO
58
59/* Serial */
Albin Tonnerre94539672009-08-24 18:03:26 +020060#define CONFIG_ATMEL_USART
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000061#define CONFIG_USART_BASE ATMEL_BASE_DBGU
62#define CONFIG_USART_ID ATMEL_ID_SYS
63#define CONFIG_BAUDRATE 115200
64#define CONFIG_SYS_BAUDRATE_TABLE {115200 , 19200, 38400, 57600, 9600 }
Albin Tonnerre94539672009-08-24 18:03:26 +020065
66#define CONFIG_BOOTDELAY 3
67
68/*
69 * BOOTP options
70 */
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000071#define CONFIG_BOOTP_BOOTFILESIZE
72#define CONFIG_BOOTP_BOOTPATH
73#define CONFIG_BOOTP_GATEWAY
74#define CONFIG_BOOTP_HOSTNAME
Albin Tonnerre94539672009-08-24 18:03:26 +020075
76/*
77 * Command line configuration.
78 */
79#include <config_cmd_default.h>
80#undef CONFIG_CMD_BDI
81#undef CONFIG_CMD_FPGA
82#undef CONFIG_CMD_IMI
83#undef CONFIG_CMD_IMLS
84#undef CONFIG_CMD_LOADS
85#undef CONFIG_CMD_SOURCE
86
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000087#define CONFIG_CMD_PING
88#define CONFIG_CMD_DHCP
89#define CONFIG_CMD_USB
Albin Tonnerre94539672009-08-24 18:03:26 +020090
91/* SDRAM */
92#define CONFIG_NR_DRAM_BANKS 1
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +000093#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
94#define CONFIG_SYS_SDRAM_SIZE 0x04000000 /* 64 megs */
95#define CONFIG_SYS_INIT_SP_ADDR (ATMEL_BASE_SRAM1 + 0x1000 - \
96 GENERATED_GBL_DATA_SIZE)
Albin Tonnerre94539672009-08-24 18:03:26 +020097
98/* SPI EEPROM */
99#define CONFIG_SPI
100#define CONFIG_CMD_SPI
101#define CONFIG_ATMEL_SPI
102#define CONFIG_SYS_SPI_WRITE_TOUT (5 * CONFIG_SYS_HZ)
103
104#define CONFIG_CMD_EEPROM
105#define CONFIG_SPI_M95XXX
106#define CONFIG_SYS_EEPROM_SIZE 0x10000
107#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5
108
109/* SPI RTC */
110#define CONFIG_CMD_DATE
111#define CONFIG_RTC_M41T94
112#define CONFIG_M41T94_SPI_BUS 0
113#define CONFIG_M41T94_SPI_CS 0
114
115/* NAND flash */
116#define CONFIG_CMD_NAND
117#define CONFIG_NAND_ATMEL
118#define CONFIG_SYS_MAX_NAND_DEVICE 1
119#define CONFIG_SYS_NAND_BASE 0x40000000
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +0000120#define CONFIG_SYS_NAND_DBW_8
Albin Tonnerre94539672009-08-24 18:03:26 +0200121/* our ALE is AD21 */
122#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
123/* our CLE is AD22 */
124#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
125#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
126#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13
127
128/* NOR flash - no real flash on this board */
129#define CONFIG_SYS_NO_FLASH 1
130
131/* Ethernet */
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +0000132#define CONFIG_MACB
133#define CONFIG_RMII
Albin Tonnerre94539672009-08-24 18:03:26 +0200134#define CONFIG_NET_RETRY_COUNT 20
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +0000135#define CONFIG_RESET_PHY_R
136#define CONFIG_MACB_SEARCH_PHY
Albin Tonnerre94539672009-08-24 18:03:26 +0200137
138/* USB */
139#define CONFIG_USB_ATMEL
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +0000140#define CONFIG_USB_OHCI_NEW
141#define CONFIG_DOS_PARTITION
142#define CONFIG_SYS_USB_OHCI_CPU_INIT
Albin Tonnerre94539672009-08-24 18:03:26 +0200143#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 /* AT91SAM9260_UHP_BASE */
144#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260"
145#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +0000146#define CONFIG_USB_STORAGE
147#define CONFIG_CMD_FAT
Albin Tonnerre94539672009-08-24 18:03:26 +0200148
149#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
150
Thomas Petazzoni6785c7c2011-08-04 02:22:20 +0000151#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Albin Tonnerre94539672009-08-24 18:03:26 +0200152#define CONFIG_SYS_MEMTEST_END 0x23e00000
153
154/* Env in EEPROM, bootstrap + u-boot in NAND*/
155#ifdef CONFIG_ENV_IS_IN_EEPROM
156#define CONFIG_ENV_OFFSET 0x20
157#define CONFIG_ENV_SIZE 0x1000
158#endif
159
160/* Env, bootstrap and u-boot in NAND */
161#ifdef CONFIG_ENV_IS_IN_NAND
162#define CONFIG_ENV_OFFSET 0x60000
163#define CONFIG_ENV_OFFSET_REDUND 0x80000
164#define CONFIG_ENV_SIZE 0x20000
Albin Tonnerre94539672009-08-24 18:03:26 +0200165#endif
166
167#define CONFIG_BOOTCOMMAND "nboot 0x21000000 0 400000"
168#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
169 "root=/dev/mtdblock1 " \
170 "mtdparts=atmel_nand:16M(kernel)ro," \
171 "120M(rootfs),-(other) " \
172 "rw rootfstype=jffs2"
173
Albin Tonnerre94539672009-08-24 18:03:26 +0200174
175#define CONFIG_SYS_PROMPT "U-Boot> "
176#define CONFIG_SYS_CBSIZE 256
177#define CONFIG_SYS_MAXARGS 16
178#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
179#define CONFIG_SYS_LONGHELP 1
180#define CONFIG_CMDLINE_EDITING 1
181
182/*
183 * Size of malloc() pool
184 */
185#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
Albin Tonnerre94539672009-08-24 18:03:26 +0200186#define CONFIG_STACKSIZE (32 * 1024) /* regular stack */
187
188#ifdef CONFIG_USE_IRQ
189#error CONFIG_USE_IRQ not supported
190#endif
191
192#endif