blob: a28fd27d4283569f60ca909adbde8d2a7a80c2d7 [file] [log] [blame]
Timo Tuunainenea8d9892008-02-01 10:09:03 +00001/*
2 * Based on Modifications by Alan Lu / Artila and
3 * Rick Bronson <rick@efn.org>
4 *
5 * Configuration settings for the Artila M-501 starter kit,
6 * with V02 processor card.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/* ARM asynchronous clock */
31/* from 18.432 MHz crystal (18432000 / 4 * 39) */
32#define AT91C_MAIN_CLOCK 179712000
33/* Perip clock (AT91C_MASTER_CLOCK / 3) */
34#define AT91C_MASTER_CLOCK 59904000
35#define AT91_SLOW_CLOCK 32768 /* slow clock */
36
Jens Scharsigc041e9d2010-01-23 12:03:45 +010037#define CONFIG_AT91RM9200 1 /* It's an Atmel AT91RM9200 SoC */
Timo Tuunainenea8d9892008-02-01 10:09:03 +000038#define CONFIG_AT91RM9200DK 1 /* on an AT91RM9200DK Board */
39#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
40#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
41#define CONFIG_SETUP_MEMORY_TAGS 1
42#define CONFIG_INITRD_TAG 1
43
Timo Tuunainenea8d9892008-02-01 10:09:03 +000044#define CONFIG_MENUPROMPT "."
Jean-Christophe PLAGNIOL-VILLARD8a486862009-01-03 17:22:26 +010045/*
46 * LowLevel Init
47 */
48#define CONFIG_SYS_USE_MAIN_OSCILLATOR 1
49/* flash */
Jean-Christophe PLAGNIOL-VILLARD8a486862009-01-03 17:22:26 +010050#define CONFIG_SYS_EBI_CFGR_VAL 0x00000000
51#define CONFIG_SYS_SMC_CSR0_VAL 0x00003284 /* 16bit, 2 TDF, 4 WS */
52
53/* clocks */
54#define CONFIG_SYS_PLLAR_VAL 0x20263E04 /* 179.712000 MHz for PCK */
55#define CONFIG_SYS_PLLBR_VAL 0x10483E0E /* 48.054857 MHz (divider by 2 for USB) */
56/* PCK/3 = MCK Master Clock = 59.904000MHz from PLLA */
57#define CONFIG_SYS_MCKR_VAL 0x00000202
58
59/* sdram */
60#define CONFIG_SYS_PIOC_ASR_VAL 0xFFFF0000 /* Configure PIOC as peripheral (D16/D31) */
61#define CONFIG_SYS_PIOC_BSR_VAL 0x00000000
62#define CONFIG_SYS_PIOC_PDR_VAL 0xFFFF0000
63#define CONFIG_SYS_EBI_CSA_VAL 0x00000002 /* CS1=CONFIG_SYS_SDRAM */
64#define CONFIG_SYS_SDRC_CR_VAL 0x2188c155 /* set up the CONFIG_SYS_SDRAM */
65#define CONFIG_SYS_SDRAM 0x20000000 /* address of the CONFIG_SYS_SDRAM */
66#define CONFIG_SYS_SDRAM1 0x20000080 /* address of the CONFIG_SYS_SDRAM */
67#define CONFIG_SYS_SDRAM_VAL 0x00000000 /* value written to CONFIG_SYS_SDRAM */
68#define CONFIG_SYS_SDRC_MR_VAL 0x00000002 /* Precharge All */
69#define CONFIG_SYS_SDRC_MR_VAL1 0x00000004 /* refresh */
70#define CONFIG_SYS_SDRC_MR_VAL2 0x00000003 /* Load Mode Register */
71#define CONFIG_SYS_SDRC_MR_VAL3 0x00000000 /* Normal Mode */
72#define CONFIG_SYS_SDRC_TR_VAL 0x000002E0 /* Write refresh rate */
Timo Tuunainenea8d9892008-02-01 10:09:03 +000073
74/*
75 * Size of malloc() pool
76 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
78#define CONFIG_SYS_GBL_DATA_SIZE 128 /* Bytes reserved for initial data */
Timo Tuunainenea8d9892008-02-01 10:09:03 +000079
80#define CONFIG_BAUDRATE 115200
81
82/* Hardcode so no __divsi3 : AT91C_MASTER_CLOCK / baudrate / 16 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_AT91C_BRGR_DIVISOR 33
Timo Tuunainenea8d9892008-02-01 10:09:03 +000084
85/*
86 * Hardware drivers
87 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020088#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +020089#define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020090#define CONFIG_ENV_SECT_SIZE 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020091#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
92#define CONFIG_SYS_FLASH_PROTECTION /*for Intel P30 Flash*/
Timo Tuunainenea8d9892008-02-01 10:09:03 +000093#define CONFIG_HARD_I2C
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_I2C_SPEED 100
95#define CONFIG_SYS_I2C_SLAVE 0
96#define CONFIG_SYS_CONSOLE_INFO_QUIET
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +020097#undef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
99#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
100#define CONFIG_SYS_EEPROM_AT24C16
101#define CONFIG_SYS_I2C_RTC_ADDR 0x32
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000102#undef CONFIG_RTC_DS1338
103#define CONFIG_RTC_RS5C372A
104#undef CONFIG_POST
105#define CONFIG_M501SK
106#define CONFIG_CMC_PU2
107
108/* define one of these to choose the DBGU, USART0 or USART1 as console */
Jean-Christophe PLAGNIOL-VILLARDbeebd852009-03-27 23:26:43 +0100109#define CONFIG_AT91RM9200_USART
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000110#define CONFIG_DBGU
111#undef CONFIG_USART0
112#undef CONFIG_USART1
113
114#undef CONFIG_HWFLOW /* don't include RTS/CTS flow control support */
115#undef CONFIG_MODEM_SUPPORT /* disable modem initialization stuff */
116
117#define CONFIG_BOOTARGS "mem=32M console=ttyS0,115200 " \
118 "initrd=0x20800000,8192000 ramdisk_size=15360 " \
119 "root=/dev/ram0 rw mtdparts=phys_mapped_flash:" \
120 "128k(loader)ro,128k(reserved)ro,1408k(linux)" \
121 "ro,2560k(ramdisk)ro,-(userdisk)"
122#define CONFIG_BOOTCOMMAND "bootm 10040000 101a0000"
123#define CONFIG_BOOTDELAY 1
124#define CONFIG_BAUDRATE 115200
125#define CONFIG_IPADDR 192.168.1.100
126#define CONFIG_SERVERIP 192.168.1.1
127#define CONFIG_GATEWAYIP 192.168.1.254
128#define CONFIG_NETMASK 255.255.255.0
129#define CONFIG_BOOTFILE uImage
130#define CONFIG_ETHADDR 00:13:48:aa:bb:cc
131#define CONFIG_ENV_OVERWRITE 1
132#define BOARD_LATE_INIT
133
134#define CONFIG_EXTRA_ENV_SETTINGS \
135 "unlock=yes\0"
136
Jean-Christophe PLAGNIOL-VILLARD936897d2008-07-25 15:18:16 +0200137#define CONFIG_CMD_JFFS2
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000138#undef CONFIG_CMD_EEPROM
139#define CONFIG_CMD_NET
140#define CONFIG_CMD_RUN
141#define CONFIG_CMD_DHCP
142#define CONFIG_CMD_MEMORY
143#define CONFIG_CMD_PING
144#define CONFIG_CMD_SDRAM
145#define CONFIG_CMD_DIAG
146#define CONFIG_CMD_I2C
147#define CONFIG_CMD_DATE
148#define CONFIG_CMD_POST
149#define CONFIG_CMD_MISC
150#define CONFIG_CMD_LOADS
151#define CONFIG_CMD_IMI
152#define CONFIG_CMD_NFS
153#define CONFIG_CMD_FLASH
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500154#define CONFIG_CMD_SAVEENV
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_HUSH_PARSER
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000157#define CONFIG_AUTO_COMPLETE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200158#define CONFIG_SYS_PROMPT_HUSH_PS2 ">>"
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000159
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200160#define CONFIG_SYS_MAX_NAND_DEVICE 0 /* Max number of NAND devices */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000161
162#define CONFIG_NR_DRAM_BANKS 1
163#define PHYS_SDRAM 0x20000000
164#define PHYS_SDRAM_SIZE 0x2000000 /* 32 megs */
165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_MEMTEST_START 0x21000000 /* PHYS_SDRAM */
167/* CONFIG_SYS_MEMTEST_START + PHYS_SDRAM_SIZE - 262144 */
168#define CONFIG_SYS_MEMTEST_END 0x00100000
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000169
Jens Scharsigc041e9d2010-01-23 12:03:45 +0100170#define CONFIG_NET_MULTI 1
171#ifdef CONFIG_NET_MULTI
172#define CONFIG_DRIVER_AT91EMAC 1
173#define CONFIG_SYS_RX_ETH_BUFFER 8
174#else
175#define CONFIG_DRIVER_ETHER 1
176#endif
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000177#define CONFIG_NET_RETRY_COUNT 20
178#define CONFIG_AT91C_USE_RMII
179
180#define PHYS_FLASH_1 0x10000000
181#define PHYS_FLASH_SIZE 0x800000 /* 8 megs main flash */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
183#define CONFIG_SYS_MAX_FLASH_BANKS 1
184#define CONFIG_SYS_MAX_FLASH_SECT 256
185#define CONFIG_SYS_FLASH_ERASE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
186#define CONFIG_SYS_FLASH_WRITE_TOUT (2*CONFIG_SYS_HZ) /* Timeout for Flash Write */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000187
Jean-Christophe PLAGNIOL-VILLARD057c8492008-09-10 22:47:58 +0200188#ifdef CONFIG_ENV_IS_IN_DATAFLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200189#define CONFIG_ENV_OFFSET 0x20000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200191#define CONFIG_ENV_SIZE 0x2000
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000192#else
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200193#define CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200194#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x00020000)
195#define CONFIG_ENV_SIZE 2048
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000196#endif
197
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200198#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200199#define CONFIG_ENV_OFFSET 1024
200#define CONFIG_ENV_SIZE 1024
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000201#endif
202
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200203#define CONFIG_SYS_LOAD_ADDR 0x21000000 /* default load address */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000204
205/* use for protect flash sectors */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_BOOT_SIZE 0x6000 /* 24 KBytes */
207#define CONFIG_SYS_U_BOOT_BASE (PHYS_FLASH_1 + 0x10000)
208#define CONFIG_SYS_U_BOOT_SIZE 0x10000 /* 64 KBytes */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000209
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200210#define CONFIG_SYS_BAUDRATE_TABLE { 115200 , 19200, 38400, 57600, 9600 }
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000211
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200212#define CONFIG_SYS_PROMPT "U-Boot> " /* Monitor Command Prompt */
213#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
214#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000215/* Print Buffer Size */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000217
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200218#define CONFIG_SYS_HZ 1000
219#define CONFIG_SYS_HZ_CLOCK AT91C_MASTER_CLOCK/2
Timo Tuunainenea8d9892008-02-01 10:09:03 +0000220
221#define CONFIG_STACKSIZE (32*1024) /* regular stack */
222
223#ifdef CONFIG_USE_IRQ
224#error CONFIG_USE_IRQ not supported
225#endif
226
227#endif