blob: b32e11a199993e369068009db2309ad4fa8ea8e9 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Vladimir Barinov21871132015-07-20 20:49:59 +03002/*
3 * board/renesas/stout/stout.c
4 * This file is Stout board support.
5 *
6 * Copyright (C) 2015 Renesas Electronics Europe GmbH
7 * Copyright (C) 2015 Renesas Electronics Corporation
8 * Copyright (C) 2015 Cogent Embedded, Inc.
Vladimir Barinov21871132015-07-20 20:49:59 +03009 */
10
11#include <common.h>
Simon Glass7b51b572019-08-01 09:46:52 -060012#include <env.h>
Simon Glass691d7192020-05-10 11:40:02 -060013#include <init.h>
Vladimir Barinov21871132015-07-20 20:49:59 +030014#include <malloc.h>
15#include <netdev.h>
16#include <dm.h>
17#include <dm/platform_data/serial_sh.h>
Simon Glassf3998fd2019-08-02 09:44:25 -060018#include <env_internal.h>
Vladimir Barinov21871132015-07-20 20:49:59 +030019#include <asm/processor.h>
20#include <asm/mach-types.h>
21#include <asm/io.h>
Simon Glassc05ed002020-05-10 11:40:11 -060022#include <linux/delay.h>
Masahiro Yamada1221ce42016-09-21 11:28:55 +090023#include <linux/errno.h>
Vladimir Barinov21871132015-07-20 20:49:59 +030024#include <asm/arch/sys_proto.h>
25#include <asm/gpio.h>
26#include <asm/arch/rmobile.h>
27#include <asm/arch/rcar-mstp.h>
28#include <asm/arch/mmc.h>
29#include <asm/arch/sh_sdhi.h>
30#include <miiphy.h>
31#include <i2c.h>
32#include <mmc.h>
33#include "qos.h"
34#include "cpld.h"
35
36DECLARE_GLOBAL_DATA_PTR;
37
38#define CLK2MHZ(clk) (clk / 1000 / 1000)
39void s_init(void)
40{
41 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
42 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
43
44 /* Watchdog init */
45 writel(0xA5A5A500, &rwdt->rwtcsra);
46 writel(0xA5A5A500, &swdt->swtcsra);
47
48 /* CPU frequency setting. Set to 1.4GHz */
49 if (rmobile_get_cpu_rev_integer() >= R8A7790_CUT_ES2X) {
50 u32 stat = 0;
51 u32 stc = ((1400 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1)
52 << PLL0_STC_BIT;
53 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
54
55 do {
56 stat = readl(PLLECR) & PLL0ST;
57 } while (stat == 0x0);
58 }
59
60 /* QoS(Quality-of-Service) Init */
61 qos_init();
62}
63
Marek Vasutec7113f2018-04-12 15:23:46 +020064#define TMU0_MSTP125 BIT(25)
Vladimir Barinov21871132015-07-20 20:49:59 +030065
66#define SD2CKCR 0xE6150078
67#define SD2_97500KHZ 0x7
68
69int board_early_init_f(void)
70{
71 /* TMU0 */
72 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
Vladimir Barinov21871132015-07-20 20:49:59 +030073
74 /*
75 * SD0 clock is set to 97.5MHz by default.
76 * Set SD2 to the 97.5MHz as well.
77 */
78 writel(SD2_97500KHZ, SD2CKCR);
79
80 return 0;
81}
82
Marek Vasutec7113f2018-04-12 15:23:46 +020083#define ETHERNET_PHY_RESET 123 /* GPIO 3 31 */
84
Vladimir Barinov21871132015-07-20 20:49:59 +030085int board_init(void)
86{
87 /* adress of boot parameters */
88 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
89
Vladimir Barinov21871132015-07-20 20:49:59 +030090 cpld_init();
91
Marek Vasutec7113f2018-04-12 15:23:46 +020092 /* Force ethernet PHY out of reset */
93 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
94 gpio_direction_output(ETHERNET_PHY_RESET, 0);
Vladimir Barinov21871132015-07-20 20:49:59 +030095 mdelay(20);
Marek Vasutec7113f2018-04-12 15:23:46 +020096 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Vladimir Barinov21871132015-07-20 20:49:59 +030097
98 return 0;
99}
100
Marek Vasutec7113f2018-04-12 15:23:46 +0200101int dram_init(void)
Vladimir Barinov21871132015-07-20 20:49:59 +0300102{
Siva Durga Prasad Paladugu12308b12018-07-16 15:56:11 +0530103 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasutec7113f2018-04-12 15:23:46 +0200104 return -EINVAL;
Vladimir Barinov21871132015-07-20 20:49:59 +0300105
Marek Vasutec7113f2018-04-12 15:23:46 +0200106 return 0;
107}
Vladimir Barinov21871132015-07-20 20:49:59 +0300108
Marek Vasutec7113f2018-04-12 15:23:46 +0200109int dram_init_banksize(void)
110{
111 fdtdec_setup_memory_banksize();
Vladimir Barinov21871132015-07-20 20:49:59 +0300112
Marek Vasutec7113f2018-04-12 15:23:46 +0200113 return 0;
Vladimir Barinov21871132015-07-20 20:49:59 +0300114}
115
116/* Stout has KSZ8041NL/RNL */
117#define PHY_CONTROL1 0x1E
Marek Vasut4bbd4642019-03-30 07:05:09 +0100118#define PHY_LED_MODE 0xC000
Vladimir Barinov21871132015-07-20 20:49:59 +0300119#define PHY_LED_MODE_ACK 0x4000
120int board_phy_config(struct phy_device *phydev)
121{
122 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
123 ret &= ~PHY_LED_MODE;
124 ret |= PHY_LED_MODE_ACK;
125 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
126
127 return 0;
128}
129
Marek Vasuta3c159b2018-04-17 01:07:23 +0200130enum env_location env_get_location(enum env_operation op, int prio)
131{
132 const u32 load_magic = 0xb33fc0de;
133
134 /* Block environment access if loaded using JTAG */
135 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
136 (op != ENVOP_INIT))
137 return ENVL_UNKNOWN;
138
139 if (prio)
140 return ENVL_UNKNOWN;
141
142 return ENVL_SPI_FLASH;
143}