blob: ab5e49941f30e8ac471a5efc318f79180c8ffb41 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Ed Swarthout63cec582007-08-02 14:09:49 -05002/*
Minghuan Lian505f3e62012-08-21 23:35:42 +00003 * Copyright 2007-2012 Freescale Semiconductor, Inc.
Ed Swarthout63cec582007-08-02 14:09:49 -05004 */
Ed Swarthout2e4d94f2007-07-27 01:50:45 -05005
Ed Swarthout63cec582007-08-02 14:09:49 -05006#include <common.h>
Simon Glass7b51b572019-08-01 09:46:52 -06007#include <env.h>
Kumar Galaa4aafcc2010-12-15 14:21:41 -06008#include <malloc.h>
9#include <asm/fsl_serdes.h>
Ed Swarthout63cec582007-08-02 14:09:49 -050010
Kumar Galab9a1fa92008-10-22 14:06:24 -050011DECLARE_GLOBAL_DATA_PTR;
12
Ed Swarthout63cec582007-08-02 14:09:49 -050013/*
14 * PCI/PCIE Controller initialization for mpc85xx/mpc86xx soc's
15 *
16 * Initialize controller and call the common driver/pci pci_hose_scan to
17 * scan for bridges and devices.
18 *
19 * Hose fields which need to be pre-initialized by board specific code:
20 * regions[]
21 * first_busno
22 *
23 * Fields updated:
24 * last_busno
25 */
26
27#include <pci.h>
Kumar Galaad19e7a2009-08-05 07:59:35 -050028#include <asm/io.h>
Kumar Galac8514622009-04-02 13:22:48 -050029#include <asm/fsl_pci.h>
Ed Swarthout63cec582007-08-02 14:09:49 -050030
Kumar Galab9a1fa92008-10-22 14:06:24 -050031#ifndef CONFIG_SYS_PCI_MEMORY_BUS
32#define CONFIG_SYS_PCI_MEMORY_BUS 0
33#endif
34
35#ifndef CONFIG_SYS_PCI_MEMORY_PHYS
36#define CONFIG_SYS_PCI_MEMORY_PHYS 0
37#endif
38
39#if defined(CONFIG_SYS_PCI_64BIT) && !defined(CONFIG_SYS_PCI64_MEMORY_BUS)
40#define CONFIG_SYS_PCI64_MEMORY_BUS (64ull*1024*1024*1024)
41#endif
42
Kumar Galaad19e7a2009-08-05 07:59:35 -050043/* Setup one inbound ATMU window.
44 *
45 * We let the caller decide what the window size should be
46 */
47static void set_inbound_window(volatile pit_t *pi,
48 struct pci_region *r,
49 u64 size)
Kumar Galab9a1fa92008-10-22 14:06:24 -050050{
Kumar Galaad19e7a2009-08-05 07:59:35 -050051 u32 sz = (__ilog2_u64(size) - 1);
Chunhe Lanf1a96ec2014-05-07 10:50:20 +080052#ifdef CONFIG_SYS_FSL_ERRATUM_A005434
53 u32 flag = 0;
54#else
55 u32 flag = PIWAR_LOCAL;
56#endif
57
58 flag |= PIWAR_EN | PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
Kumar Galaad19e7a2009-08-05 07:59:35 -050059
60 out_be32(&pi->pitar, r->phys_start >> 12);
61 out_be32(&pi->piwbar, r->bus_start >> 12);
62#ifdef CONFIG_SYS_PCI_64BIT
63 out_be32(&pi->piwbear, r->bus_start >> 44);
64#else
65 out_be32(&pi->piwbear, 0);
66#endif
67 if (r->flags & PCI_REGION_PREFETCH)
68 flag |= PIWAR_PF;
69 out_be32(&pi->piwar, flag | sz);
70}
71
Kumar Galaee536502009-11-04 13:00:55 -060072int fsl_setup_hose(struct pci_controller *hose, unsigned long addr)
73{
74 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) addr;
75
John Schmoller96d61602010-10-22 00:20:23 -050076 /* Reset hose to make sure its in a clean state */
77 memset(hose, 0, sizeof(struct pci_controller));
78
Kumar Galaee536502009-11-04 13:00:55 -060079 pci_setup_indirect(hose, (u32)&pci->cfg_addr, (u32)&pci->cfg_data);
80
81 return fsl_is_pci_agent(hose);
82}
83
Kumar Galaad19e7a2009-08-05 07:59:35 -050084static int fsl_pci_setup_inbound_windows(struct pci_controller *hose,
85 u64 out_lo, u8 pcie_cap,
86 volatile pit_t *pi)
87{
88 struct pci_region *r = hose->regions + hose->region_count;
89 u64 sz = min((u64)gd->ram_size, (1ull << 32));
Kumar Galab9a1fa92008-10-22 14:06:24 -050090
91 phys_addr_t phys_start = CONFIG_SYS_PCI_MEMORY_PHYS;
92 pci_addr_t bus_start = CONFIG_SYS_PCI_MEMORY_BUS;
Kumar Galaad19e7a2009-08-05 07:59:35 -050093 pci_size_t pci_sz;
Kumar Galab9a1fa92008-10-22 14:06:24 -050094
Kumar Galaad19e7a2009-08-05 07:59:35 -050095 /* we have no space available for inbound memory mapping */
96 if (bus_start > out_lo) {
97 printf ("no space for inbound mapping of memory\n");
98 return 0;
99 }
Kumar Galab9a1fa92008-10-22 14:06:24 -0500100
Kumar Galaad19e7a2009-08-05 07:59:35 -0500101 /* limit size */
102 if ((bus_start + sz) > out_lo) {
103 sz = out_lo - bus_start;
104 debug ("limiting size to %llx\n", sz);
105 }
Kumar Galab9a1fa92008-10-22 14:06:24 -0500106
107 pci_sz = 1ull << __ilog2_u64(sz);
Kumar Galaad19e7a2009-08-05 07:59:35 -0500108 /*
109 * we can overlap inbound/outbound windows on PCI-E since RX & TX
110 * links a separate
111 */
112 if ((pcie_cap == PCI_CAP_ID_EXP) && (pci_sz < sz)) {
113 debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
114 (u64)bus_start, (u64)phys_start, (u64)sz);
115 pci_set_region(r, bus_start, phys_start, sz,
Kumar Galaff4e66e2009-02-06 09:49:31 -0600116 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
Kumar Galab9a1fa92008-10-22 14:06:24 -0500117 PCI_REGION_PREFETCH);
Kumar Galaad19e7a2009-08-05 07:59:35 -0500118
119 /* if we aren't an exact power of two match, pci_sz is smaller
120 * round it up to the next power of two. We report the actual
121 * size to pci region tracking.
122 */
123 if (pci_sz != sz)
124 sz = 2ull << __ilog2_u64(sz);
125
126 set_inbound_window(pi--, r++, sz);
127 sz = 0; /* make sure we dont set the R2 window */
128 } else {
129 debug ("R0 bus_start: %llx phys_start: %llx size: %llx\n",
130 (u64)bus_start, (u64)phys_start, (u64)pci_sz);
131 pci_set_region(r, bus_start, phys_start, pci_sz,
132 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
133 PCI_REGION_PREFETCH);
134 set_inbound_window(pi--, r++, pci_sz);
135
Kumar Galab9a1fa92008-10-22 14:06:24 -0500136 sz -= pci_sz;
137 bus_start += pci_sz;
138 phys_start += pci_sz;
Kumar Galaad19e7a2009-08-05 07:59:35 -0500139
140 pci_sz = 1ull << __ilog2_u64(sz);
141 if (sz) {
142 debug ("R1 bus_start: %llx phys_start: %llx size: %llx\n",
143 (u64)bus_start, (u64)phys_start, (u64)pci_sz);
144 pci_set_region(r, bus_start, phys_start, pci_sz,
145 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
146 PCI_REGION_PREFETCH);
147 set_inbound_window(pi--, r++, pci_sz);
148 sz -= pci_sz;
149 bus_start += pci_sz;
150 phys_start += pci_sz;
151 }
Kumar Galab9a1fa92008-10-22 14:06:24 -0500152 }
153
154#if defined(CONFIG_PHYS_64BIT) && defined(CONFIG_SYS_PCI_64BIT)
Becky Brucecd425162008-10-27 16:09:42 -0500155 /*
156 * On 64-bit capable systems, set up a mapping for all of DRAM
157 * in high pci address space.
158 */
Kumar Galab9a1fa92008-10-22 14:06:24 -0500159 pci_sz = 1ull << __ilog2_u64(gd->ram_size);
160 /* round up to the next largest power of two */
161 if (gd->ram_size > pci_sz)
Becky Brucecd425162008-10-27 16:09:42 -0500162 pci_sz = 1ull << (__ilog2_u64(gd->ram_size) + 1);
Kumar Galab9a1fa92008-10-22 14:06:24 -0500163 debug ("R64 bus_start: %llx phys_start: %llx size: %llx\n",
Becky Brucecd425162008-10-27 16:09:42 -0500164 (u64)CONFIG_SYS_PCI64_MEMORY_BUS,
Kumar Galab9a1fa92008-10-22 14:06:24 -0500165 (u64)CONFIG_SYS_PCI_MEMORY_PHYS,
166 (u64)pci_sz);
Kumar Galaad19e7a2009-08-05 07:59:35 -0500167 pci_set_region(r,
Becky Brucecd425162008-10-27 16:09:42 -0500168 CONFIG_SYS_PCI64_MEMORY_BUS,
Kumar Galab9a1fa92008-10-22 14:06:24 -0500169 CONFIG_SYS_PCI_MEMORY_PHYS,
170 pci_sz,
Kumar Galaff4e66e2009-02-06 09:49:31 -0600171 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
Kumar Galab9a1fa92008-10-22 14:06:24 -0500172 PCI_REGION_PREFETCH);
Kumar Galaad19e7a2009-08-05 07:59:35 -0500173 set_inbound_window(pi--, r++, pci_sz);
Kumar Galab9a1fa92008-10-22 14:06:24 -0500174#else
175 pci_sz = 1ull << __ilog2_u64(sz);
176 if (sz) {
177 debug ("R2 bus_start: %llx phys_start: %llx size: %llx\n",
178 (u64)bus_start, (u64)phys_start, (u64)pci_sz);
Kumar Galaad19e7a2009-08-05 07:59:35 -0500179 pci_set_region(r, bus_start, phys_start, pci_sz,
Kumar Galaff4e66e2009-02-06 09:49:31 -0600180 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY |
Kumar Galab9a1fa92008-10-22 14:06:24 -0500181 PCI_REGION_PREFETCH);
182 sz -= pci_sz;
183 bus_start += pci_sz;
184 phys_start += pci_sz;
Kumar Galaad19e7a2009-08-05 07:59:35 -0500185 set_inbound_window(pi--, r++, pci_sz);
Kumar Galab9a1fa92008-10-22 14:06:24 -0500186 }
187#endif
188
Kumar Gala4c253fd2008-12-09 10:27:33 -0600189#ifdef CONFIG_PHYS_64BIT
Kumar Galab9a1fa92008-10-22 14:06:24 -0500190 if (sz && (((u64)gd->ram_size) < (1ull << 32)))
191 printf("Was not able to map all of memory via "
192 "inbound windows -- %lld remaining\n", sz);
Kumar Gala4c253fd2008-12-09 10:27:33 -0600193#endif
Kumar Galab9a1fa92008-10-22 14:06:24 -0500194
Kumar Galaad19e7a2009-08-05 07:59:35 -0500195 hose->region_count = r - hose->regions;
196
197 return 1;
Kumar Galab9a1fa92008-10-22 14:06:24 -0500198}
199
Liu Gangc8b28152013-05-07 16:30:46 +0800200#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Liu Gangb5f7c872012-08-09 05:10:02 +0000201static void fsl_pcie_boot_master(pit_t *pi)
202{
203 /* configure inbound window for slave's u-boot image */
204 debug("PCIEBOOT - MASTER: Inbound window for slave's image; "
205 "Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
206 (u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
207 (u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1,
208 CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
209 struct pci_region r_inbound;
210 u32 sz_inbound = __ilog2_u64(CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE)
211 - 1;
212 pci_set_region(&r_inbound,
213 CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1,
214 CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
215 sz_inbound,
216 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
217
218 set_inbound_window(pi--, &r_inbound,
219 CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
220
221 /* configure inbound window for slave's u-boot image */
222 debug("PCIEBOOT - MASTER: Inbound window for slave's image; "
223 "Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
224 (u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
225 (u64)CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2,
226 CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
227 pci_set_region(&r_inbound,
228 CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2,
229 CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS,
230 sz_inbound,
231 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
232
233 set_inbound_window(pi--, &r_inbound,
234 CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE);
235
236 /* configure inbound window for slave's ucode and ENV */
237 debug("PCIEBOOT - MASTER: Inbound window for slave's "
238 "ucode and ENV; "
239 "Local = 0x%llx, Bus = 0x%llx, Size = 0x%x\n",
240 (u64)CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS,
241 (u64)CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS,
242 CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE);
243 sz_inbound = __ilog2_u64(CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE)
244 - 1;
245 pci_set_region(&r_inbound,
246 CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS,
247 CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS,
248 sz_inbound,
249 PCI_REGION_MEM | PCI_REGION_SYS_MEMORY);
250
251 set_inbound_window(pi--, &r_inbound,
252 CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE);
253}
254
255static void fsl_pcie_boot_master_release_slave(int port)
256{
257 unsigned long release_addr;
258
259 /* now release slave's core 0 */
260 switch (port) {
261 case 1:
262 release_addr = CONFIG_SYS_PCIE1_MEM_VIRT
263 + CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
264 break;
York Suna1e43182012-10-08 07:44:04 +0000265#ifdef CONFIG_SYS_PCIE2_MEM_VIRT
Liu Gangb5f7c872012-08-09 05:10:02 +0000266 case 2:
267 release_addr = CONFIG_SYS_PCIE2_MEM_VIRT
268 + CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
269 break;
York Suna1e43182012-10-08 07:44:04 +0000270#endif
271#ifdef CONFIG_SYS_PCIE3_MEM_VIRT
Liu Gangb5f7c872012-08-09 05:10:02 +0000272 case 3:
273 release_addr = CONFIG_SYS_PCIE3_MEM_VIRT
274 + CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET;
275 break;
York Suna1e43182012-10-08 07:44:04 +0000276#endif
Liu Gangb5f7c872012-08-09 05:10:02 +0000277 default:
278 release_addr = 0;
279 break;
280 }
281 if (release_addr != 0) {
282 out_be32((void *)release_addr,
283 CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK);
284 debug("PCIEBOOT - MASTER: "
285 "Release slave successfully! Now the slave should start up!\n");
286 } else {
287 debug("PCIEBOOT - MASTER: "
288 "Release slave failed!\n");
289 }
290}
291#endif
292
Peter Tyser213ac732010-12-28 17:47:25 -0600293void fsl_pci_init(struct pci_controller *hose, struct fsl_pci_info *pci_info)
Ed Swarthout63cec582007-08-02 14:09:49 -0500294{
Peter Tyser213ac732010-12-28 17:47:25 -0600295 u32 cfg_addr = (u32)&((ccsr_fsl_pci_t *)pci_info->regs)->cfg_addr;
296 u32 cfg_data = (u32)&((ccsr_fsl_pci_t *)pci_info->regs)->cfg_data;
Ed Swarthout63cec582007-08-02 14:09:49 -0500297 u16 temp16;
298 u32 temp32;
Prabhakar Kushwahab6ccd2c2011-02-04 09:00:43 +0530299 u32 block_rev;
Kumar Gala8295b942009-08-05 07:49:27 -0500300 int enabled, r, inbound = 0;
Ed Swarthout63cec582007-08-02 14:09:49 -0500301 u16 ltssm;
Kumar Gala8295b942009-08-05 07:49:27 -0500302 u8 temp8, pcie_cap;
Zhao Qiang287df012013-10-12 13:46:33 +0800303 int pcie_cap_pos;
304 int pci_dcr;
305 int pci_dsr;
306 int pci_lsr;
307
308#if defined(CONFIG_FSL_PCIE_DISABLE_ASPM)
309 int pci_lcr;
310#endif
311
Kumar Galafb3143b2009-08-03 20:44:55 -0500312 volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)cfg_addr;
Kumar Galacb151aa2009-08-03 21:02:02 -0500313 struct pci_region *reg = hose->regions + hose->region_count;
Kumar Gala8295b942009-08-05 07:49:27 -0500314 pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
Ed Swarthout63cec582007-08-02 14:09:49 -0500315
316 /* Initialize ATMU registers based on hose regions and flags */
Wolfgang Denkd0ff51b2008-07-14 15:19:07 +0200317 volatile pot_t *po = &pci->pot[1]; /* skip 0 */
Prabhakar Kushwahab6ccd2c2011-02-04 09:00:43 +0530318 volatile pit_t *pi;
Kumar Galaad19e7a2009-08-05 07:59:35 -0500319
320 u64 out_hi = 0, out_lo = -1ULL;
321 u32 pcicsrbar, pcicsrbar_sz;
Ed Swarthout63cec582007-08-02 14:09:49 -0500322
Kumar Galafb3143b2009-08-03 20:44:55 -0500323 pci_setup_indirect(hose, cfg_addr, cfg_data);
324
Joakim Tjernlund6ce83fb2017-09-12 19:56:41 +0200325#ifdef PEX_CCB_DIV
326 /* Configure the PCIE controller core clock ratio */
327 pci_hose_write_config_dword(hose, dev, 0x440,
328 ((gd->bus_clk / 1000000) *
329 (16 / PEX_CCB_DIV)) / 333);
330#endif
Prabhakar Kushwahab6ccd2c2011-02-04 09:00:43 +0530331 block_rev = in_be32(&pci->block_rev1);
332 if (PEX_IP_BLK_REV_2_2 <= block_rev) {
333 pi = &pci->pit[2]; /* 0xDC0 */
334 } else {
335 pi = &pci->pit[3]; /* 0xDE0 */
336 }
337
Kumar Galaad19e7a2009-08-05 07:59:35 -0500338 /* Handle setup of outbound windows first */
339 for (r = 0; r < hose->region_count; r++) {
340 unsigned long flags = hose->regions[r].flags;
Kumar Gala612ea012008-10-21 10:13:14 -0500341 u32 sz = (__ilog2_u64((u64)hose->regions[r].size) - 1);
Kumar Galaad19e7a2009-08-05 07:59:35 -0500342
343 flags &= PCI_REGION_SYS_MEMORY|PCI_REGION_TYPE;
344 if (flags != PCI_REGION_SYS_MEMORY) {
345 u64 start = hose->regions[r].bus_start;
346 u64 end = start + hose->regions[r].size;
347
348 out_be32(&po->powbar, hose->regions[r].phys_start >> 12);
349 out_be32(&po->potar, start >> 12);
Kumar Gala612ea012008-10-21 10:13:14 -0500350#ifdef CONFIG_SYS_PCI_64BIT
Kumar Galaad19e7a2009-08-05 07:59:35 -0500351 out_be32(&po->potear, start >> 44);
Kumar Gala612ea012008-10-21 10:13:14 -0500352#else
Kumar Galaad19e7a2009-08-05 07:59:35 -0500353 out_be32(&po->potear, 0);
Kumar Gala612ea012008-10-21 10:13:14 -0500354#endif
Kumar Galaad19e7a2009-08-05 07:59:35 -0500355 if (hose->regions[r].flags & PCI_REGION_IO) {
356 out_be32(&po->powar, POWAR_EN | sz |
357 POWAR_IO_READ | POWAR_IO_WRITE);
358 } else {
359 out_be32(&po->powar, POWAR_EN | sz |
360 POWAR_MEM_READ | POWAR_MEM_WRITE);
361 out_lo = min(start, out_lo);
362 out_hi = max(end, out_hi);
363 }
Ed Swarthout63cec582007-08-02 14:09:49 -0500364 po++;
365 }
366 }
Kumar Galaad19e7a2009-08-05 07:59:35 -0500367 debug("Outbound memory range: %llx:%llx\n", out_lo, out_hi);
368
369 /* setup PCSRBAR/PEXCSRBAR */
370 pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, 0xffffffff);
371 pci_hose_read_config_dword (hose, dev, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
372 pcicsrbar_sz = ~pcicsrbar_sz + 1;
373
374 if (out_hi < (0x100000000ull - pcicsrbar_sz) ||
375 (out_lo > 0x100000000ull))
376 pcicsrbar = 0x100000000ull - pcicsrbar_sz;
377 else
378 pcicsrbar = (out_lo - pcicsrbar_sz) & -pcicsrbar_sz;
379 pci_hose_write_config_dword(hose, dev, PCI_BASE_ADDRESS_0, pcicsrbar);
380
381 out_lo = min(out_lo, (u64)pcicsrbar);
382
383 debug("PCICSRBAR @ 0x%x\n", pcicsrbar);
384
385 pci_set_region(reg++, pcicsrbar, CONFIG_SYS_CCSRBAR_PHYS,
386 pcicsrbar_sz, PCI_REGION_SYS_MEMORY);
387 hose->region_count++;
Ed Swarthout63cec582007-08-02 14:09:49 -0500388
Kumar Gala8295b942009-08-05 07:49:27 -0500389 /* see if we are a PCIe or PCI controller */
Zhao Qiang287df012013-10-12 13:46:33 +0800390 pcie_cap_pos = pci_hose_find_capability(hose, dev, PCI_CAP_ID_EXP);
391 pci_dcr = pcie_cap_pos + 0x08;
392 pci_dsr = pcie_cap_pos + 0x0a;
393 pci_lsr = pcie_cap_pos + 0x12;
394
395 pci_hose_read_config_byte(hose, dev, pcie_cap_pos, &pcie_cap);
Kumar Gala8295b942009-08-05 07:49:27 -0500396
Liu Gangc8b28152013-05-07 16:30:46 +0800397#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Liu Gangb5f7c872012-08-09 05:10:02 +0000398 /* boot from PCIE --master */
Simon Glass00caae62017-08-03 12:22:12 -0600399 char *s = env_get("bootmaster");
Liu Gangb5f7c872012-08-09 05:10:02 +0000400 char pcie[6];
401 sprintf(pcie, "PCIE%d", pci_info->pci_num);
402
403 if (s && (strcmp(s, pcie) == 0)) {
404 debug("PCIEBOOT - MASTER: Master port [ %d ] for pcie boot.\n",
405 pci_info->pci_num);
406 fsl_pcie_boot_master((pit_t *)pi);
407 } else {
408 /* inbound */
409 inbound = fsl_pci_setup_inbound_windows(hose,
410 out_lo, pcie_cap, pi);
411 }
412#else
Kumar Galaad19e7a2009-08-05 07:59:35 -0500413 /* inbound */
414 inbound = fsl_pci_setup_inbound_windows(hose, out_lo, pcie_cap, pi);
Liu Gangb5f7c872012-08-09 05:10:02 +0000415#endif
Kumar Galaad19e7a2009-08-05 07:59:35 -0500416
417 for (r = 0; r < hose->region_count; r++)
Marek Vasutd015df82011-10-21 14:17:21 +0000418 debug("PCI reg:%d %016llx:%016llx %016llx %08lx\n", r,
Kumar Galaad19e7a2009-08-05 07:59:35 -0500419 (u64)hose->regions[r].phys_start,
Marek Vasutd015df82011-10-21 14:17:21 +0000420 (u64)hose->regions[r].bus_start,
421 (u64)hose->regions[r].size,
Kumar Galaad19e7a2009-08-05 07:59:35 -0500422 hose->regions[r].flags);
423
Ed Swarthout63cec582007-08-02 14:09:49 -0500424 pci_register_hose(hose);
425 pciauto_config_init(hose); /* grab pci_{mem,prefetch,io} */
426 hose->current_busno = hose->first_busno;
427
Kumar Galaad19e7a2009-08-05 07:59:35 -0500428 out_be32(&pci->pedr, 0xffffffff); /* Clear any errors */
Mike Williams16263082011-07-22 04:01:30 +0000429 out_be32(&pci->peer, ~0x20140); /* Enable All Error Interrupts except
Ed Swarthout2e4d94f2007-07-27 01:50:45 -0500430 * - Master abort (pci)
431 * - Master PERR (pci)
432 * - ICCA (PCIe)
433 */
Zhao Qiang287df012013-10-12 13:46:33 +0800434 pci_hose_read_config_dword(hose, dev, pci_dcr, &temp32);
Ed Swarthout63cec582007-08-02 14:09:49 -0500435 temp32 |= 0xf000e; /* set URR, FER, NFER (but not CER) */
Zhao Qiang287df012013-10-12 13:46:33 +0800436 pci_hose_write_config_dword(hose, dev, pci_dcr, temp32);
Ed Swarthout63cec582007-08-02 14:09:49 -0500437
Prabhakar Kushwahab03a4662011-02-01 15:55:58 +0000438#if defined(CONFIG_FSL_PCIE_DISABLE_ASPM)
Zhao Qiang287df012013-10-12 13:46:33 +0800439 pci_lcr = pcie_cap_pos + 0x10;
Prabhakar Kushwahab03a4662011-02-01 15:55:58 +0000440 temp32 = 0;
Zhao Qiang287df012013-10-12 13:46:33 +0800441 pci_hose_read_config_dword(hose, dev, pci_lcr, &temp32);
Prabhakar Kushwahab03a4662011-02-01 15:55:58 +0000442 temp32 &= ~0x03; /* Disable ASPM */
Zhao Qiang287df012013-10-12 13:46:33 +0800443 pci_hose_write_config_dword(hose, dev, pci_lcr, temp32);
Prabhakar Kushwahab03a4662011-02-01 15:55:58 +0000444 udelay(1);
445#endif
Kumar Gala8295b942009-08-05 07:49:27 -0500446 if (pcie_cap == PCI_CAP_ID_EXP) {
Zang Roy-R619117b4e5842013-07-04 07:25:03 +0800447 if (block_rev >= PEX_IP_BLK_REV_3_0) {
448#define PEX_CSR0_LTSSM_MASK 0xFC
449#define PEX_CSR0_LTSSM_SHIFT 2
450 ltssm = (in_be32(&pci->pex_csr0)
451 & PEX_CSR0_LTSSM_MASK) >> PEX_CSR0_LTSSM_SHIFT;
452 enabled = (ltssm == 0x11) ? 1 : 0;
Zhao Qiang5066e622015-03-26 16:13:09 +0800453#ifdef CONFIG_FSL_PCIE_RESET
454 int i;
455 /* assert PCIe reset */
456 setbits_be32(&pci->pdb_stat, 0x08000000);
457 (void) in_be32(&pci->pdb_stat);
458 udelay(1000);
459 /* clear PCIe reset */
460 clrbits_be32(&pci->pdb_stat, 0x08000000);
461 asm("sync;isync");
462 for (i = 0; i < 100 && ltssm < PCI_LTSSM_L0; i++) {
463 pci_hose_read_config_word(hose, dev, PCI_LTSSM,
464 &ltssm);
465 udelay(1000);
466 }
467#endif
Zang Roy-R619117b4e5842013-07-04 07:25:03 +0800468 } else {
469 /* pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm); */
470 /* enabled = ltssm >= PCI_LTSSM_L0; */
Ed Swarthout63cec582007-08-02 14:09:49 -0500471 pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
472 enabled = ltssm >= PCI_LTSSM_L0;
473
Kumar Gala8ff3de62007-12-07 12:17:34 -0600474#ifdef CONFIG_FSL_PCIE_RESET
475 if (ltssm == 1) {
476 int i;
Kumar Galaad19e7a2009-08-05 07:59:35 -0500477 debug("....PCIe link error. " "LTSSM=0x%02x.", ltssm);
478 /* assert PCIe reset */
479 setbits_be32(&pci->pdb_stat, 0x08000000);
480 (void) in_be32(&pci->pdb_stat);
Kumar Gala8ff3de62007-12-07 12:17:34 -0600481 udelay(100);
Marek Vasutd015df82011-10-21 14:17:21 +0000482 debug(" Asserting PCIe reset @%p = %x\n",
Kumar Galaad19e7a2009-08-05 07:59:35 -0500483 &pci->pdb_stat, in_be32(&pci->pdb_stat));
484 /* clear PCIe reset */
485 clrbits_be32(&pci->pdb_stat, 0x08000000);
Kumar Gala8ff3de62007-12-07 12:17:34 -0600486 asm("sync;isync");
487 for (i=0; i<100 && ltssm < PCI_LTSSM_L0; i++) {
488 pci_hose_read_config_word(hose, dev, PCI_LTSSM,
489 &ltssm);
490 udelay(1000);
491 debug("....PCIe link error. "
492 "LTSSM=0x%02x.\n", ltssm);
493 }
494 enabled = ltssm >= PCI_LTSSM_L0;
Kumar Galaad19e7a2009-08-05 07:59:35 -0500495
496 /* we need to re-write the bar0 since a reset will
497 * clear it
498 */
499 pci_hose_write_config_dword(hose, dev,
500 PCI_BASE_ADDRESS_0, pcicsrbar);
Kumar Gala8ff3de62007-12-07 12:17:34 -0600501 }
502#endif
Zang Roy-R619117b4e5842013-07-04 07:25:03 +0800503 }
Kumar Gala8ff3de62007-12-07 12:17:34 -0600504
Yuanquan Chenc0a4e6b2012-11-26 23:49:45 +0000505#ifdef CONFIG_SYS_P4080_ERRATUM_PCIE_A003
506 if (enabled == 0) {
507 serdes_corenet_t *srds_regs = (void *)CONFIG_SYS_FSL_CORENET_SERDES_ADDR;
508 temp32 = in_be32(&srds_regs->srdspccr0);
509
510 if ((temp32 >> 28) == 3) {
511 int i;
512
513 out_be32(&srds_regs->srdspccr0, 2 << 28);
514 setbits_be32(&pci->pdb_stat, 0x08000000);
515 in_be32(&pci->pdb_stat);
516 udelay(100);
517 clrbits_be32(&pci->pdb_stat, 0x08000000);
518 asm("sync;isync");
519 for (i=0; i < 100 && ltssm < PCI_LTSSM_L0; i++) {
520 pci_hose_read_config_word(hose, dev, PCI_LTSSM, &ltssm);
521 udelay(1000);
522 }
523 enabled = ltssm >= PCI_LTSSM_L0;
524 }
525 }
526#endif
Ed Swarthout63cec582007-08-02 14:09:49 -0500527 if (!enabled) {
Zang Roy-R6191132514d22014-06-12 14:49:23 -0500528 /* Let the user know there's no PCIe link for root
529 * complex. for endpoint, the link may not setup, so
530 * print undetermined.
531 */
532 if (fsl_is_pci_agent(hose))
533 printf("undetermined, regs @ 0x%lx\n", pci_info->regs);
534 else
535 printf("no link, regs @ 0x%lx\n", pci_info->regs);
Ed Swarthout63cec582007-08-02 14:09:49 -0500536 hose->last_busno = hose->first_busno;
537 return;
538 }
539
Kumar Galaad19e7a2009-08-05 07:59:35 -0500540 out_be32(&pci->pme_msg_det, 0xffffffff);
541 out_be32(&pci->pme_msg_int_en, 0xffffffff);
Peter Tyser213ac732010-12-28 17:47:25 -0600542
543 /* Print the negotiated PCIe link width */
Zhao Qiang287df012013-10-12 13:46:33 +0800544 pci_hose_read_config_word(hose, dev, pci_lsr, &temp16);
Prabhakar Kushwahaaceea942014-01-25 12:53:32 +0530545 printf("x%d gen%d, regs @ 0x%lx\n", (temp16 & 0x3f0) >> 4,
546 (temp16 & 0xf), pci_info->regs);
Peter Tyser213ac732010-12-28 17:47:25 -0600547
Ed Swarthout63cec582007-08-02 14:09:49 -0500548 hose->current_busno++; /* Start scan with secondary */
549 pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
Ed Swarthout63cec582007-08-02 14:09:49 -0500550 }
551
Tony O'Brien09bfd962016-12-02 09:22:34 +1300552#ifdef CONFIG_SYS_FSL_ERRATUM_A007815
553 /* The Read-Only Write Enable bit defaults to 1 instead of 0.
554 * Set to 0 to protect the read-only registers.
555 */
556 clrbits_be32(&pci->dbi_ro_wr_en, 0x01);
557#endif
558
Ed Swarthout16e23c32007-08-20 23:55:33 -0500559 /* Use generic setup_device to initialize standard pci regs,
560 * but do not allocate any windows since any BAR found (such
561 * as PCSRBAR) is not in this cpu's memory space.
562 */
Ed Swarthout16e23c32007-08-20 23:55:33 -0500563 pciauto_setup_device(hose, dev, 0, hose->pci_mem,
Ed Swarthout63cec582007-08-02 14:09:49 -0500564 hose->pci_prefetch, hose->pci_io);
Ed Swarthout16e23c32007-08-20 23:55:33 -0500565
Ed Swarthoutcb8250f2007-10-19 17:51:40 -0500566 if (inbound) {
567 pci_hose_read_config_word(hose, dev, PCI_COMMAND, &temp16);
568 pci_hose_write_config_word(hose, dev, PCI_COMMAND,
569 temp16 | PCI_COMMAND_MEMORY);
570 }
571
Ed Swarthout2e4d94f2007-07-27 01:50:45 -0500572#ifndef CONFIG_PCI_NOSCAN
Minghuan Lian505f3e62012-08-21 23:35:42 +0000573 if (!fsl_is_pci_agent(hose)) {
Peter Tyser37d03fc2010-10-29 17:59:26 -0500574 debug(" Scanning PCI bus %02x\n",
Ed Swarthout6df0efd2008-10-08 23:38:00 -0500575 hose->current_busno);
576 hose->last_busno = pci_hose_scan_bus(hose, hose->current_busno);
577 } else {
Peter Tyser8ca78f22010-10-29 17:59:24 -0500578 debug(" Not scanning PCI bus %02x. PI=%x\n",
Ed Swarthout6df0efd2008-10-08 23:38:00 -0500579 hose->current_busno, temp8);
580 hose->last_busno = hose->current_busno;
581 }
Ed Swarthout63cec582007-08-02 14:09:49 -0500582
Kumar Gala8295b942009-08-05 07:49:27 -0500583 /* if we are PCIe - update limit regs and subordinate busno
584 * for the virtual P2P bridge
585 */
586 if (pcie_cap == PCI_CAP_ID_EXP) {
Ed Swarthout63cec582007-08-02 14:09:49 -0500587 pciauto_postscan_setup_bridge(hose, dev, hose->last_busno);
588 }
Ed Swarthout2e4d94f2007-07-27 01:50:45 -0500589#else
590 hose->last_busno = hose->current_busno;
591#endif
Ed Swarthout63cec582007-08-02 14:09:49 -0500592
593 /* Clear all error indications */
Kumar Gala8295b942009-08-05 07:49:27 -0500594 if (pcie_cap == PCI_CAP_ID_EXP)
Kumar Galaad19e7a2009-08-05 07:59:35 -0500595 out_be32(&pci->pme_msg_det, 0xffffffff);
596 out_be32(&pci->pedr, 0xffffffff);
Ed Swarthout63cec582007-08-02 14:09:49 -0500597
Zhao Qiang287df012013-10-12 13:46:33 +0800598 pci_hose_read_config_word(hose, dev, pci_dsr, &temp16);
Ed Swarthout63cec582007-08-02 14:09:49 -0500599 if (temp16) {
Zhao Qiang287df012013-10-12 13:46:33 +0800600 pci_hose_write_config_word(hose, dev, pci_dsr, 0xffff);
Ed Swarthout63cec582007-08-02 14:09:49 -0500601 }
602
603 pci_hose_read_config_word (hose, dev, PCI_SEC_STATUS, &temp16);
604 if (temp16) {
Ed Swarthout63cec582007-08-02 14:09:49 -0500605 pci_hose_write_config_word(hose, dev, PCI_SEC_STATUS, 0xffff);
606 }
607}
Kumar Galaa2aab462008-10-23 00:01:06 -0500608
Ed Swarthout715d8f72009-11-02 09:05:49 -0600609int fsl_is_pci_agent(struct pci_controller *hose)
610{
Zhao Qiang287df012013-10-12 13:46:33 +0800611 int pcie_cap_pos;
Minghuan Lian505f3e62012-08-21 23:35:42 +0000612 u8 pcie_cap;
Ed Swarthout715d8f72009-11-02 09:05:49 -0600613 pci_dev_t dev = PCI_BDF(hose->first_busno, 0, 0);
614
Zhao Qiang287df012013-10-12 13:46:33 +0800615 pcie_cap_pos = pci_hose_find_capability(hose, dev, PCI_CAP_ID_EXP);
616 pci_hose_read_config_byte(hose, dev, pcie_cap_pos, &pcie_cap);
Minghuan Lian505f3e62012-08-21 23:35:42 +0000617 if (pcie_cap == PCI_CAP_ID_EXP) {
618 u8 header_type;
Ed Swarthout715d8f72009-11-02 09:05:49 -0600619
Minghuan Lian505f3e62012-08-21 23:35:42 +0000620 pci_hose_read_config_byte(hose, dev, PCI_HEADER_TYPE,
621 &header_type);
622 return (header_type & 0x7f) == PCI_HEADER_TYPE_NORMAL;
623 } else {
624 u8 prog_if;
625
626 pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prog_if);
Zang Roy-R619117b4e5842013-07-04 07:25:03 +0800627 /* Programming Interface (PCI_CLASS_PROG)
628 * 0 == pci host or pcie root-complex,
629 * 1 == pci agent or pcie end-point
630 */
Minghuan Lian505f3e62012-08-21 23:35:42 +0000631 return (prog_if == FSL_PROG_IF_AGENT);
632 }
Ed Swarthout715d8f72009-11-02 09:05:49 -0600633}
634
Poonam Aggrwal0d3d68b2009-08-21 07:29:42 +0530635int fsl_pci_init_port(struct fsl_pci_info *pci_info,
Kumar Gala01471d52009-11-04 01:29:04 -0600636 struct pci_controller *hose, int busno)
Poonam Aggrwal0d3d68b2009-08-21 07:29:42 +0530637{
638 volatile ccsr_fsl_pci_t *pci;
639 struct pci_region *r;
Peter Tysera72dbae2010-10-28 15:24:59 -0500640 pci_dev_t dev = PCI_BDF(busno,0,0);
Zhao Qiang287df012013-10-12 13:46:33 +0800641 int pcie_cap_pos;
Peter Tysera72dbae2010-10-28 15:24:59 -0500642 u8 pcie_cap;
Poonam Aggrwal0d3d68b2009-08-21 07:29:42 +0530643
644 pci = (ccsr_fsl_pci_t *) pci_info->regs;
645
646 /* on non-PCIe controllers we don't have pme_msg_det so this code
647 * should do nothing since the read will return 0
648 */
649 if (in_be32(&pci->pme_msg_det)) {
650 out_be32(&pci->pme_msg_det, 0xffffffff);
651 debug (" with errors. Clearing. Now 0x%08x",
652 pci->pme_msg_det);
653 }
654
655 r = hose->regions + hose->region_count;
656
657 /* outbound memory */
658 pci_set_region(r++,
659 pci_info->mem_bus,
660 pci_info->mem_phys,
661 pci_info->mem_size,
662 PCI_REGION_MEM);
663
664 /* outbound io */
665 pci_set_region(r++,
666 pci_info->io_bus,
667 pci_info->io_phys,
668 pci_info->io_size,
669 PCI_REGION_IO);
670
671 hose->region_count = r - hose->regions;
672 hose->first_busno = busno;
673
Peter Tyser213ac732010-12-28 17:47:25 -0600674 fsl_pci_init(hose, pci_info);
Poonam Aggrwal0d3d68b2009-08-21 07:29:42 +0530675
Ed Swarthout715d8f72009-11-02 09:05:49 -0600676 if (fsl_is_pci_agent(hose)) {
677 fsl_pci_config_unlock(hose);
678 hose->last_busno = hose->first_busno;
Liu Gangc8b28152013-05-07 16:30:46 +0800679#ifdef CONFIG_SRIO_PCIE_BOOT_MASTER
Liu Gangb5f7c872012-08-09 05:10:02 +0000680 } else {
681 /* boot from PCIE --master releases slave's core 0 */
Simon Glass00caae62017-08-03 12:22:12 -0600682 char *s = env_get("bootmaster");
Liu Gangb5f7c872012-08-09 05:10:02 +0000683 char pcie[6];
684 sprintf(pcie, "PCIE%d", pci_info->pci_num);
685
686 if (s && (strcmp(s, pcie) == 0))
687 fsl_pcie_boot_master_release_slave(pci_info->pci_num);
688#endif
Ed Swarthout715d8f72009-11-02 09:05:49 -0600689 }
690
Zhao Qiang287df012013-10-12 13:46:33 +0800691 pcie_cap_pos = pci_hose_find_capability(hose, dev, PCI_CAP_ID_EXP);
692 pci_hose_read_config_byte(hose, dev, pcie_cap_pos, &pcie_cap);
Peter Tyser8ca78f22010-10-29 17:59:24 -0500693 printf("PCI%s%x: Bus %02x - %02x\n", pcie_cap == PCI_CAP_ID_EXP ?
Peter Tyser213ac732010-12-28 17:47:25 -0600694 "e" : "", pci_info->pci_num,
Peter Tyser8ca78f22010-10-29 17:59:24 -0500695 hose->first_busno, hose->last_busno);
Poonam Aggrwal0d3d68b2009-08-21 07:29:42 +0530696 return(hose->last_busno + 1);
697}
698
Peter Tyser7a897952008-10-29 12:39:26 -0500699/* Enable inbound PCI config cycles for agent/endpoint interface */
700void fsl_pci_config_unlock(struct pci_controller *hose)
701{
702 pci_dev_t dev = PCI_BDF(hose->first_busno,0,0);
Zhao Qiang287df012013-10-12 13:46:33 +0800703 int pcie_cap_pos;
Peter Tyser7a897952008-10-29 12:39:26 -0500704 u8 pcie_cap;
705 u16 pbfr;
706
Minghuan Lian505f3e62012-08-21 23:35:42 +0000707 if (!fsl_is_pci_agent(hose))
Peter Tyser7a897952008-10-29 12:39:26 -0500708 return;
709
Zhao Qiang287df012013-10-12 13:46:33 +0800710 pcie_cap_pos = pci_hose_find_capability(hose, dev, PCI_CAP_ID_EXP);
711 pci_hose_read_config_byte(hose, dev, pcie_cap_pos, &pcie_cap);
Peter Tyser7a897952008-10-29 12:39:26 -0500712 if (pcie_cap != 0x0) {
Minghuan Lian1d0b59a2015-03-27 13:24:39 +0800713 ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *)hose->cfg_addr;
714 u32 block_rev = in_be32(&pci->block_rev1);
Peter Tyser7a897952008-10-29 12:39:26 -0500715 /* PCIe - set CFG_READY bit of Configuration Ready Register */
Minghuan Lian1d0b59a2015-03-27 13:24:39 +0800716 if (block_rev >= PEX_IP_BLK_REV_3_0)
717 setbits_be32(&pci->config, FSL_PCIE_V3_CFG_RDY);
718 else
719 pci_hose_write_config_byte(hose, dev,
720 FSL_PCIE_CFG_RDY, 0x1);
Peter Tyser7a897952008-10-29 12:39:26 -0500721 } else {
722 /* PCI - clear ACL bit of PBFR */
723 pci_hose_read_config_word(hose, dev, FSL_PCI_PBFR, &pbfr);
724 pbfr &= ~0x20;
725 pci_hose_write_config_word(hose, dev, FSL_PCI_PBFR, pbfr);
726 }
727}
728
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600729#if defined(CONFIG_PCIE1) || defined(CONFIG_PCIE2) || \
Wolfgang Denkd1a24f02011-02-02 22:36:10 +0100730 defined(CONFIG_PCIE3) || defined(CONFIG_PCIE4)
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600731int fsl_configure_pcie(struct fsl_pci_info *info,
732 struct pci_controller *hose,
733 const char *connected, int busno)
734{
735 int is_endpoint;
736
737 set_next_law(info->mem_phys, law_size_bits(info->mem_size), info->law);
738 set_next_law(info->io_phys, law_size_bits(info->io_size), info->law);
Peter Tyser213ac732010-12-28 17:47:25 -0600739
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600740 is_endpoint = fsl_setup_hose(hose, info->regs);
Peter Tyser213ac732010-12-28 17:47:25 -0600741 printf("PCIe%u: %s", info->pci_num,
742 is_endpoint ? "Endpoint" : "Root Complex");
743 if (connected)
744 printf(" of %s", connected);
745 puts(", ");
746
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600747 return fsl_pci_init_port(info, hose, busno);
748}
749
750#if defined(CONFIG_FSL_CORENET)
York Sun9e758752012-10-08 07:44:19 +0000751#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
752 #define _DEVDISR_PCIE1 FSL_CORENET_DEVDISR3_PCIE1
753 #define _DEVDISR_PCIE2 FSL_CORENET_DEVDISR3_PCIE2
754 #define _DEVDISR_PCIE3 FSL_CORENET_DEVDISR3_PCIE3
755 #define _DEVDISR_PCIE4 FSL_CORENET_DEVDISR3_PCIE4
756#else
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600757 #define _DEVDISR_PCIE1 FSL_CORENET_DEVDISR_PCIE1
758 #define _DEVDISR_PCIE2 FSL_CORENET_DEVDISR_PCIE2
759 #define _DEVDISR_PCIE3 FSL_CORENET_DEVDISR_PCIE3
760 #define _DEVDISR_PCIE4 FSL_CORENET_DEVDISR_PCIE4
York Sun9e758752012-10-08 07:44:19 +0000761#endif
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600762 #define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
763#elif defined(CONFIG_MPC85xx)
764 #define _DEVDISR_PCIE1 MPC85xx_DEVDISR_PCIE
765 #define _DEVDISR_PCIE2 MPC85xx_DEVDISR_PCIE2
766 #define _DEVDISR_PCIE3 MPC85xx_DEVDISR_PCIE3
767 #define _DEVDISR_PCIE4 0
768 #define CONFIG_SYS_MPC8xxx_GUTS_ADDR CONFIG_SYS_MPC85xx_GUTS_ADDR
769#elif defined(CONFIG_MPC86xx)
770 #define _DEVDISR_PCIE1 MPC86xx_DEVDISR_PCIE1
771 #define _DEVDISR_PCIE2 MPC86xx_DEVDISR_PCIE2
772 #define _DEVDISR_PCIE3 0
773 #define _DEVDISR_PCIE4 0
774 #define CONFIG_SYS_MPC8xxx_GUTS_ADDR \
775 (&((immap_t *)CONFIG_SYS_IMMR)->im_gur)
776#else
777#error "No defines for DEVDISR_PCIE"
778#endif
779
780/* Implement a dummy function for those platforms w/o SERDES */
781static const char *__board_serdes_name(enum srds_prtcl device)
782{
783 switch (device) {
784#ifdef CONFIG_SYS_PCIE1_NAME
785 case PCIE1:
786 return CONFIG_SYS_PCIE1_NAME;
787#endif
788#ifdef CONFIG_SYS_PCIE2_NAME
789 case PCIE2:
790 return CONFIG_SYS_PCIE2_NAME;
791#endif
792#ifdef CONFIG_SYS_PCIE3_NAME
793 case PCIE3:
794 return CONFIG_SYS_PCIE3_NAME;
795#endif
796#ifdef CONFIG_SYS_PCIE4_NAME
797 case PCIE4:
798 return CONFIG_SYS_PCIE4_NAME;
799#endif
800 default:
801 return NULL;
802 }
803
804 return NULL;
805}
806
807__attribute__((weak, alias("__board_serdes_name"))) const char *
808board_serdes_name(enum srds_prtcl device);
809
810static u32 devdisr_mask[] = {
811 _DEVDISR_PCIE1,
812 _DEVDISR_PCIE2,
813 _DEVDISR_PCIE3,
814 _DEVDISR_PCIE4,
815};
816
817int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
818 struct fsl_pci_info *pci_info)
819{
820 struct pci_controller *hose;
821 int num = dev - PCIE1;
822
823 hose = calloc(1, sizeof(struct pci_controller));
824 if (!hose)
825 return busno;
826
827 if (is_serdes_configured(dev) && !(devdisr & devdisr_mask[num])) {
828 busno = fsl_configure_pcie(pci_info, hose,
829 board_serdes_name(dev), busno);
830 } else {
Peter Tyser213ac732010-12-28 17:47:25 -0600831 printf("PCIe%d: disabled\n", num + 1);
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600832 }
833
834 return busno;
835}
836
837int fsl_pcie_init_board(int busno)
838{
839 struct fsl_pci_info pci_info;
840 ccsr_gur_t *gur = (void *)CONFIG_SYS_MPC8xxx_GUTS_ADDR;
York Sun9e758752012-10-08 07:44:19 +0000841 u32 devdisr;
842 u32 *addr;
843
844#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
845 addr = &gur->devdisr3;
846#else
847 addr = &gur->devdisr;
848#endif
849 devdisr = in_be32(addr);
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600850
851#ifdef CONFIG_PCIE1
852 SET_STD_PCIE_INFO(pci_info, 1);
853 busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE1, &pci_info);
854#else
York Sun9e758752012-10-08 07:44:19 +0000855 setbits_be32(addr, _DEVDISR_PCIE1); /* disable */
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600856#endif
857
858#ifdef CONFIG_PCIE2
859 SET_STD_PCIE_INFO(pci_info, 2);
860 busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE2, &pci_info);
861#else
York Sun9e758752012-10-08 07:44:19 +0000862 setbits_be32(addr, _DEVDISR_PCIE2); /* disable */
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600863#endif
864
865#ifdef CONFIG_PCIE3
866 SET_STD_PCIE_INFO(pci_info, 3);
867 busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE3, &pci_info);
868#else
York Sun9e758752012-10-08 07:44:19 +0000869 setbits_be32(addr, _DEVDISR_PCIE3); /* disable */
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600870#endif
871
872#ifdef CONFIG_PCIE4
873 SET_STD_PCIE_INFO(pci_info, 4);
874 busno = fsl_pcie_init_ctrl(busno, devdisr, PCIE4, &pci_info);
875#else
York Sun9e758752012-10-08 07:44:19 +0000876 setbits_be32(addr, _DEVDISR_PCIE4); /* disable */
Kumar Galaa4aafcc2010-12-15 14:21:41 -0600877#endif
878
879 return busno;
880}
881#else
882int fsl_pcie_init_ctrl(int busno, u32 devdisr, enum srds_prtcl dev,
883 struct fsl_pci_info *pci_info)
884{
885 return busno;
886}
887
888int fsl_pcie_init_board(int busno)
889{
890 return busno;
891}
892#endif
893
Kumar Galaa2aab462008-10-23 00:01:06 -0500894#ifdef CONFIG_OF_BOARD_SETUP
Masahiro Yamadab08c8c42018-03-05 01:20:11 +0900895#include <linux/libfdt.h>
Kumar Galaa2aab462008-10-23 00:01:06 -0500896#include <fdt_support.h>
897
Kumar Gala6525d512010-07-08 22:37:44 -0500898void ft_fsl_pci_setup(void *blob, const char *pci_compat,
Kumar Gala3a0e3c22010-12-17 05:57:25 -0600899 unsigned long ctrl_addr)
Kumar Galaa2aab462008-10-23 00:01:06 -0500900{
Kumar Gala6525d512010-07-08 22:37:44 -0500901 int off;
Kumar Gala5a85a302010-03-30 10:07:12 -0500902 u32 bus_range[2];
Kumar Gala6525d512010-07-08 22:37:44 -0500903 phys_addr_t p_ctrl_addr = (phys_addr_t)ctrl_addr;
Kumar Gala3a0e3c22010-12-17 05:57:25 -0600904 struct pci_controller *hose;
905
906 hose = find_hose_by_cfg_addr((void *)(ctrl_addr));
Kumar Gala6525d512010-07-08 22:37:44 -0500907
908 /* convert ctrl_addr to true physical address */
909 p_ctrl_addr = (phys_addr_t)ctrl_addr - CONFIG_SYS_CCSRBAR;
910 p_ctrl_addr += CONFIG_SYS_CCSRBAR_PHYS;
911
912 off = fdt_node_offset_by_compat_reg(blob, pci_compat, p_ctrl_addr);
Kumar Galaa2aab462008-10-23 00:01:06 -0500913
Kumar Gala5a85a302010-03-30 10:07:12 -0500914 if (off < 0)
915 return;
Kumar Galaa2aab462008-10-23 00:01:06 -0500916
Kumar Gala5a85a302010-03-30 10:07:12 -0500917 /* We assume a cfg_addr not being set means we didn't setup the controller */
918 if ((hose == NULL) || (hose->cfg_addr == NULL)) {
Kumar Gala6525d512010-07-08 22:37:44 -0500919 fdt_del_node(blob, off);
Kumar Gala5a85a302010-03-30 10:07:12 -0500920 } else {
Kumar Galaa2aab462008-10-23 00:01:06 -0500921 bus_range[0] = 0;
922 bus_range[1] = hose->last_busno - hose->first_busno;
923 fdt_setprop(blob, off, "bus-range", &bus_range[0], 2*4);
924 fdt_pci_dma_ranges(blob, off, hose);
925 }
926}
927#endif