blob: ad0de2c817d877c2c2014a87469fc2b3ab5b77b6 [file] [log] [blame]
Srinath915162d2011-04-18 17:40:35 -04001/*
2 * am3517_crane.h - Default configuration for AM3517 CraneBoard.
3 *
4 * Author: Srinath.R <srinath@mistralsolutions.com>
5 *
6 * Based on include/configs/am3517evm.h
7 *
8 * Copyright (C) 2011 Mistral Solutions pvt Ltd
9 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
Srinath915162d2011-04-18 17:40:35 -040011 */
12
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
16/*
17 * High Level Configuration Options
18 */
Srinath915162d2011-04-18 17:40:35 -040019#define CONFIG_OMAP 1 /* in a TI OMAP core */
Srinath915162d2011-04-18 17:40:35 -040020#define CONFIG_OMAP3_AM3517CRANE 1 /* working with CRANEBOARD */
Nishanth Menonc6f90e12015-03-09 17:12:08 -050021/* Common ARM Erratas */
22#define CONFIG_ARM_ERRATA_454179
23#define CONFIG_ARM_ERRATA_430973
24#define CONFIG_ARM_ERRATA_621766
Srinath915162d2011-04-18 17:40:35 -040025
26#define CONFIG_EMIF4 /* The chip has EMIF4 controller */
27
28#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050029#include <asm/arch/omap.h>
Srinath915162d2011-04-18 17:40:35 -040030
Srinath915162d2011-04-18 17:40:35 -040031/* Clock Defines */
32#define V_OSCK 26000000 /* Clock output from T2 */
33#define V_SCLK (V_OSCK >> 1)
34
Srinath915162d2011-04-18 17:40:35 -040035#define CONFIG_MISC_INIT_R
36
37#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
38#define CONFIG_SETUP_MEMORY_TAGS 1
39#define CONFIG_INITRD_TAG 1
40#define CONFIG_REVISION_TAG 1
41
42/*
43 * Size of malloc() pool
44 */
45#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB sector */
46#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
47 /* initial data */
48/*
49 * DDR related
50 */
Srinath915162d2011-04-18 17:40:35 -040051#define CONFIG_SYS_CS0_SIZE (256 * 1024 * 1024)
52
53/*
54 * Hardware drivers
55 */
56
57/*
58 * NS16550 Configuration
59 */
60#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
61
Srinath915162d2011-04-18 17:40:35 -040062#define CONFIG_SYS_NS16550_SERIAL
63#define CONFIG_SYS_NS16550_REG_SIZE (-4)
64#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
65
66/*
67 * select serial console configuration
68 */
69#define CONFIG_CONS_INDEX 3
70#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
71#define CONFIG_SERIAL3 3 /* UART3 on CRANEBOARD */
72
73/* allow to overwrite serial and ethaddr */
74#define CONFIG_ENV_OVERWRITE
75#define CONFIG_BAUDRATE 115200
76#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
77 115200}
Tom Rinia5a88212011-09-03 21:51:50 -040078#define CONFIG_GENERIC_MMC 1
Tom Rinia5a88212011-09-03 21:51:50 -040079#define CONFIG_OMAP_HSMMC 1
Srinath915162d2011-04-18 17:40:35 -040080#define CONFIG_DOS_PARTITION 1
81
82/*
83 * USB configuration
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020084 * Enable CONFIG_USB_MUSB_HCD for Host functionalities MSC, keyboard
85 * Enable CONFIG_USB_MUSB_UDC for Device functionalities.
Srinath915162d2011-04-18 17:40:35 -040086 */
87#define CONFIG_USB_AM35X 1
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020088#define CONFIG_USB_MUSB_HCD 1
Srinath915162d2011-04-18 17:40:35 -040089
90#ifdef CONFIG_USB_AM35X
91
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020092#ifdef CONFIG_USB_MUSB_HCD
Srinath915162d2011-04-18 17:40:35 -040093
Srinath915162d2011-04-18 17:40:35 -040094#define CONGIG_CMD_STORAGE
Srinath915162d2011-04-18 17:40:35 -040095
96#ifdef CONFIG_USB_KEYBOARD
97#define CONFIG_SYS_USB_EVENT_POLL
98#define CONFIG_PREBOOT "usb start"
99#endif /* CONFIG_USB_KEYBOARD */
100
Paul Kocialkowski95de1e22015-08-04 17:04:06 +0200101#endif /* CONFIG_USB_MUSB_HCD */
Srinath915162d2011-04-18 17:40:35 -0400102
Paul Kocialkowski95de1e22015-08-04 17:04:06 +0200103#ifdef CONFIG_USB_MUSB_UDC
Srinath915162d2011-04-18 17:40:35 -0400104/* USB device configuration */
105#define CONFIG_USB_DEVICE 1
106#define CONFIG_USB_TTY 1
Srinath915162d2011-04-18 17:40:35 -0400107/* Change these to suit your needs */
108#define CONFIG_USBD_VENDORID 0x0451
109#define CONFIG_USBD_PRODUCTID 0x5678
110#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
111#define CONFIG_USBD_PRODUCT_NAME "AM3517CRANE"
Paul Kocialkowski95de1e22015-08-04 17:04:06 +0200112#endif /* CONFIG_USB_MUSB_UDC */
Srinath915162d2011-04-18 17:40:35 -0400113
114#endif /* CONFIG_USB_AM35X */
115
116/* commands to include */
Srinath915162d2011-04-18 17:40:35 -0400117#define CONFIG_CMD_JFFS2 /* JFFS2 Support */
118
Srinath915162d2011-04-18 17:40:35 -0400119#define CONFIG_CMD_NAND /* NAND support */
Srinath915162d2011-04-18 17:40:35 -0400120
Srinath915162d2011-04-18 17:40:35 -0400121#define CONFIG_SYS_NO_FLASH
Heiko Schocher6789e842013-10-22 11:03:18 +0200122#define CONFIG_SYS_I2C
123#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
124#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
125#define CONFIG_SYS_I2C_OMAP34XX
Srinath915162d2011-04-18 17:40:35 -0400126
Srinath915162d2011-04-18 17:40:35 -0400127/*
128 * Board NAND Info.
129 */
130#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
131 /* to access nand */
132#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
133 /* to access */
134 /* nand at CS0 */
135
136#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of */
137 /* NAND devices */
Srinath915162d2011-04-18 17:40:35 -0400138
139#define CONFIG_JFFS2_NAND
140/* nand device jffs2 lives on */
141#define CONFIG_JFFS2_DEV "nand0"
142/* start of jffs2 partition */
143#define CONFIG_JFFS2_PART_OFFSET 0x680000
144#define CONFIG_JFFS2_PART_SIZE 0xf980000 /* sz of jffs2 part */
145
146/* Environment information */
Srinath915162d2011-04-18 17:40:35 -0400147
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000148#define CONFIG_BOOTFILE "uImage"
Srinath915162d2011-04-18 17:40:35 -0400149
150#define CONFIG_EXTRA_ENV_SETTINGS \
151 "loadaddr=0x82000000\0" \
152 "console=ttyS2,115200n8\0" \
Tom Rinia5a88212011-09-03 21:51:50 -0400153 "mmcdev=0\0" \
Srinath915162d2011-04-18 17:40:35 -0400154 "mmcargs=setenv bootargs console=${console} " \
155 "root=/dev/mmcblk0p2 rw " \
156 "rootfstype=ext3 rootwait\0" \
157 "nandargs=setenv bootargs console=${console} " \
158 "root=/dev/mtdblock4 rw " \
159 "rootfstype=jffs2\0" \
Tom Rinia5a88212011-09-03 21:51:50 -0400160 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Srinath915162d2011-04-18 17:40:35 -0400161 "bootscript=echo Running bootscript from mmc ...; " \
162 "source ${loadaddr}\0" \
Tom Rinia5a88212011-09-03 21:51:50 -0400163 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Srinath915162d2011-04-18 17:40:35 -0400164 "mmcboot=echo Booting from mmc ...; " \
165 "run mmcargs; " \
166 "bootm ${loadaddr}\0" \
167 "nandboot=echo Booting from nand ...; " \
168 "run nandargs; " \
169 "nand read ${loadaddr} 280000 400000; " \
170 "bootm ${loadaddr}\0" \
171
172#define CONFIG_BOOTCOMMAND \
Andrew Bradford66968112012-10-01 05:06:52 +0000173 "mmc dev ${mmcdev}; if mmc rescan; then " \
Srinath915162d2011-04-18 17:40:35 -0400174 "if run loadbootscript; then " \
175 "run bootscript; " \
176 "else " \
177 "if run loaduimage; then " \
178 "run mmcboot; " \
179 "else run nandboot; " \
180 "fi; " \
181 "fi; " \
182 "else run nandboot; fi"
183
184#define CONFIG_AUTO_COMPLETE 1
185/*
186 * Miscellaneous configurable options
187 */
Srinath915162d2011-04-18 17:40:35 -0400188#define CONFIG_SYS_LONGHELP /* undef to save memory */
Srinath915162d2011-04-18 17:40:35 -0400189#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
190/* Print Buffer Size */
191#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
192 sizeof(CONFIG_SYS_PROMPT) + 16)
193#define CONFIG_SYS_MAXARGS 32 /* max number of command */
194 /* args */
195/* Boot Argument Buffer Size */
196#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
197/* memtest works on */
198#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0)
199#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
200 0x01F00000) /* 31MB */
201
202#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default load */
203 /* address */
204
205/*
206 * AM3517 has 12 GP timers, they can be driven by the system clock
207 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
208 * This rate is divided by a local divisor.
209 */
210#define CONFIG_SYS_TIMERBASE OMAP34XX_GPT2
211#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Srinath915162d2011-04-18 17:40:35 -0400212
213/*-----------------------------------------------------------------------
Srinath915162d2011-04-18 17:40:35 -0400214 * Physical Memory Map
215 */
216#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
217#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Srinath915162d2011-04-18 17:40:35 -0400218#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
219
Srinath915162d2011-04-18 17:40:35 -0400220/*-----------------------------------------------------------------------
221 * FLASH and environment organization
222 */
223
224/* **** PISMO SUPPORT *** */
Srinath915162d2011-04-18 17:40:35 -0400225#define CONFIG_SYS_MAX_FLASH_SECT 520 /* max number of sectors */
226 /* on one chip */
227#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of flash banks */
228#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
229
pekon gupta222a3112014-07-18 17:59:41 +0530230#define CONFIG_SYS_FLASH_BASE NAND_BASE
Srinath915162d2011-04-18 17:40:35 -0400231
232/* Monitor at start of flash */
233#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
234
235#define CONFIG_NAND_OMAP_GPMC
Srinath915162d2011-04-18 17:40:35 -0400236#define CONFIG_ENV_IS_IN_NAND 1
237#define SMNAND_ENV_OFFSET 0x260000 /* environment starts here */
238
Luca Ceresoli6cbec7b2011-04-20 11:02:05 -0400239#define CONFIG_SYS_ENV_SECT_SIZE (128 << 10) /* 128 KiB sector */
240#define CONFIG_ENV_OFFSET SMNAND_ENV_OFFSET
241#define CONFIG_ENV_ADDR SMNAND_ENV_OFFSET
Srinath915162d2011-04-18 17:40:35 -0400242
243/*-----------------------------------------------------------------------
244 * CFI FLASH driver setup
245 */
246/* timeout values are in ticks */
247#define CONFIG_SYS_FLASH_ERASE_TOUT (100 * CONFIG_SYS_HZ)
248#define CONFIG_SYS_FLASH_WRITE_TOUT (100 * CONFIG_SYS_HZ)
249
250/* Flash banks JFFS2 should use */
251#define CONFIG_SYS_MAX_MTD_BANKS (CONFIG_SYS_MAX_FLASH_BANKS + \
252 CONFIG_SYS_MAX_NAND_DEVICE)
253#define CONFIG_SYS_JFFS2_MEM_NAND
254/* use flash_info[2] */
255#define CONFIG_SYS_JFFS2_FIRST_BANK CONFIG_SYS_MAX_FLASH_BANKS
256#define CONFIG_SYS_JFFS2_NUM_BANKS 1
257
Srinath915162d2011-04-18 17:40:35 -0400258#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
259#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
260#define CONFIG_SYS_INIT_RAM_SIZE 0x800
261#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
262 CONFIG_SYS_INIT_RAM_SIZE - \
263 GENERATED_GBL_DATA_SIZE)
Tom Rinid067cc42011-11-18 12:48:11 +0000264
265/* Defines for SPL */
Tom Rini47f7bca2012-08-13 12:03:19 -0700266#define CONFIG_SPL_FRAMEWORK
Tom Rinid7cb93b2012-08-14 12:26:08 -0700267#define CONFIG_SPL_BOARD_INIT
Tom Rinid067cc42011-11-18 12:48:11 +0000268#define CONFIG_SPL_NAND_SIMPLE
269#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinifa2f81b2016-08-26 13:30:43 -0400270#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
271 CONFIG_SPL_TEXT_BASE)
Tom Rinid067cc42011-11-18 12:48:11 +0000272
273#define CONFIG_SPL_BSS_START_ADDR 0x80000000
274#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
275
Paul Kocialkowskie2ccdf82014-11-08 23:14:55 +0100276#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET205b4f32014-10-15 17:53:11 +0200277#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Tom Rinid067cc42011-11-18 12:48:11 +0000278
Scott Wood6f2f01b2012-09-20 19:09:07 -0500279#define CONFIG_SPL_NAND_BASE
280#define CONFIG_SPL_NAND_DRIVERS
281#define CONFIG_SPL_NAND_ECC
Tom Rini983e3702016-11-07 21:34:54 -0500282#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Tom Rinid067cc42011-11-18 12:48:11 +0000283
284/* NAND boot config */
Stefano Babic55f1b392015-07-26 15:18:15 +0200285#define CONFIG_SYS_NAND_BUSWIDTH_16BIT
Tom Rinid067cc42011-11-18 12:48:11 +0000286#define CONFIG_SYS_NAND_5_ADDR_CYCLE
287#define CONFIG_SYS_NAND_PAGE_COUNT 64
288#define CONFIG_SYS_NAND_PAGE_SIZE 2048
289#define CONFIG_SYS_NAND_OOBSIZE 64
290#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
291#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
292#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
293 10, 11, 12, 13}
294#define CONFIG_SYS_NAND_ECCSIZE 512
295#define CONFIG_SYS_NAND_ECCBYTES 3
pekon gupta3f719062013-11-18 19:03:01 +0530296#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
Tom Rinid067cc42011-11-18 12:48:11 +0000297#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
298#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
299
300/*
301 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
302 * 64 bytes before this address should be set aside for u-boot.img's
303 * header. That is 0x800FFFC0--0x80100000 should not be used for any
304 * other needs.
305 */
306#define CONFIG_SYS_TEXT_BASE 0x80100000
307#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
308#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
309
Srinath915162d2011-04-18 17:40:35 -0400310#endif /* __CONFIG_H */