blob: 3643569cc7c83f76470c1509d5a194079aad299f [file] [log] [blame]
Michal Simeka502a872021-05-10 16:02:15 +02001// SPDX-License-Identifier: GPL-2.0
2/*
3 * dts file for KV260 revA Carrier Card
4 *
Michal Simek8daa7862023-09-22 12:35:41 +02005 * (C) Copyright 2020 - 2022, Xilinx, Inc.
6 * (C) Copyright 2022 - 2023, Advanced Micro Devices, Inc.
Michal Simeka502a872021-05-10 16:02:15 +02007 *
Michal Simek174d72842023-07-10 14:35:49 +02008 * Michal Simek <michal.simek@amd.com>
Michal Simeka502a872021-05-10 16:02:15 +02009 */
10
Michal Simek464f6552021-08-06 11:12:29 +020011#include <dt-bindings/gpio/gpio.h>
12#include <dt-bindings/net/ti-dp83867.h>
13#include <dt-bindings/phy/phy.h>
14#include <dt-bindings/pinctrl/pinctrl-zynqmp.h>
Michal Simeka502a872021-05-10 16:02:15 +020015
16/dts-v1/;
17/plugin/;
18
Michal Simekb6d8d4b2021-06-10 17:59:46 +020019&{/} {
Michal Simekefa1dde2023-07-10 14:37:34 +020020 compatible = "xlnx,zynqmp-sk-kv260-rev2",
21 "xlnx,zynqmp-sk-kv260-rev1",
Michal Simek3dbd5312021-06-10 18:52:14 +020022 "xlnx,zynqmp-sk-kv260-revB",
Michal Simeka502a872021-05-10 16:02:15 +020023 "xlnx,zynqmp-sk-kv260", "xlnx,zynqmp";
Michal Simek8489b6d2023-01-18 13:04:14 +010024 model = "ZynqMP KV260 revB";
Michal Simekb6d8d4b2021-06-10 17:59:46 +020025};
Michal Simeka502a872021-05-10 16:02:15 +020026
Michal Simekb6d8d4b2021-06-10 17:59:46 +020027&i2c1 { /* I2C_SCK C23/C24 - MIO from SOM */
28 #address-cells = <1>;
29 #size-cells = <0>;
30 pinctrl-names = "default", "gpio";
31 pinctrl-0 = <&pinctrl_i2c1_default>;
32 pinctrl-1 = <&pinctrl_i2c1_gpio>;
Manikanta Guntupalli28dc3562023-07-10 14:37:28 +020033 scl-gpios = <&gpio 24 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
34 sda-gpios = <&gpio 25 (GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN)>;
Michal Simeka502a872021-05-10 16:02:15 +020035
Michal Simekb6d8d4b2021-06-10 17:59:46 +020036 u14: ina260@40 { /* u14 */
37 compatible = "ti,ina260";
38 #io-channel-cells = <1>;
39 label = "ina260-u14";
40 reg = <0x40>;
41 };
Michal Simekc36dc242022-02-23 16:17:37 +010042 /* u43 - 0x2d - USB hub */
Michal Simekb6d8d4b2021-06-10 17:59:46 +020043 /* u27 - 0xe0 - STDP4320 DP/HDMI splitter */
44};
Michal Simeka502a872021-05-10 16:02:15 +020045
Michal Simekb6d8d4b2021-06-10 17:59:46 +020046&amba {
47 ina260-u14 {
48 compatible = "iio-hwmon";
49 io-channels = <&u14 0>, <&u14 1>, <&u14 2>;
Michal Simeka502a872021-05-10 16:02:15 +020050 };
51
Michal Simekb6d8d4b2021-06-10 17:59:46 +020052 si5332_0: si5332_0 { /* u17 */
53 compatible = "fixed-clock";
54 #clock-cells = <0>;
55 clock-frequency = <125000000>;
Michal Simeka502a872021-05-10 16:02:15 +020056 };
57
Michal Simekb6d8d4b2021-06-10 17:59:46 +020058 si5332_1: si5332_1 { /* u17 */
59 compatible = "fixed-clock";
60 #clock-cells = <0>;
61 clock-frequency = <25000000>;
62 };
63
64 si5332_2: si5332_2 { /* u17 */
65 compatible = "fixed-clock";
66 #clock-cells = <0>;
67 clock-frequency = <48000000>;
68 };
69
70 si5332_3: si5332_3 { /* u17 */
71 compatible = "fixed-clock";
72 #clock-cells = <0>;
73 clock-frequency = <24000000>;
74 };
75
76 si5332_4: si5332_4 { /* u17 */
77 compatible = "fixed-clock";
78 #clock-cells = <0>;
79 clock-frequency = <26000000>;
80 };
81
82 si5332_5: si5332_5 { /* u17 */
83 compatible = "fixed-clock";
84 #clock-cells = <0>;
85 clock-frequency = <27000000>;
86 };
87};
88
Michal Simeka502a872021-05-10 16:02:15 +020089/* DP/USB 3.0 */
Michal Simekb6d8d4b2021-06-10 17:59:46 +020090&psgtr {
91 status = "okay";
92 /* pcie, usb3, sata */
93 clocks = <&si5332_5>, <&si5332_4>, <&si5332_0>;
94 clock-names = "ref0", "ref1", "ref2";
95};
96
97&zynqmp_dpsub {
Michal Simek8b82a3a2022-02-23 16:17:41 +010098 status = "okay";
Michal Simekb6d8d4b2021-06-10 17:59:46 +020099 phy-names = "dp-phy0", "dp-phy1";
100 phys = <&psgtr 1 PHY_TYPE_DP 0 0>, <&psgtr 0 PHY_TYPE_DP 1 0>;
Michal Simek59e1bdd2022-02-23 16:17:38 +0100101 assigned-clock-rates = <27000000>, <25000000>, <300000000>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200102};
103
104&zynqmp_dpdma {
105 status = "okay";
Michal Simek59e1bdd2022-02-23 16:17:38 +0100106 assigned-clock-rates = <600000000>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200107};
108
109&usb0 {
110 status = "okay";
111 pinctrl-names = "default";
112 pinctrl-0 = <&pinctrl_usb0_default>;
Manish Narani15ca9eb2021-07-14 06:17:19 -0600113 phy-names = "usb3-phy";
114 phys = <&psgtr 2 PHY_TYPE_USB3 0 1>;
Michal Simeka3efa532022-02-23 16:17:39 +0100115 assigned-clock-rates = <250000000>, <20000000>;
Michal Simek4ff083f2023-11-06 16:55:48 +0100116#if 0
Michal Simekc36dc242022-02-23 16:17:37 +0100117 usb5744: usb-hub { /* u43 */
118 status = "okay";
119 compatible = "microchip,usb5744";
120 i2c-bus = <&i2c1>;
Michal Simek2f6e1dd2022-02-23 16:17:42 +0100121 reset-gpios = <&gpio 44 GPIO_ACTIVE_LOW>;
Michal Simekc36dc242022-02-23 16:17:37 +0100122 };
Michal Simek4ff083f2023-11-06 16:55:48 +0100123#endif
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200124};
125
126&dwc3_0 {
127 status = "okay";
128 dr_mode = "host";
129 snps,usb3_lpm_capable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200130 maximum-speed = "super-speed";
131};
132
133&sdhci1 { /* on CC with tuned parameters */
134 status = "okay";
135 pinctrl-names = "default";
136 pinctrl-0 = <&pinctrl_sdhci1_default>;
137 /*
138 * SD 3.0 requires level shifter and this property
139 * should be removed if the board has level shifter and
140 * need to work in UHS mode
141 */
142 no-1-8-v;
143 disable-wp;
144 xlnx,mio-bank = <1>;
145 clk-phase-sd-hs = <126>, <60>;
146 clk-phase-uhs-sdr25 = <120>, <60>;
147 clk-phase-uhs-ddr50 = <126>, <48>;
Michal Simeka3efa532022-02-23 16:17:39 +0100148 assigned-clock-rates = <187498123>;
Michal Simek1b273a92023-09-22 12:35:34 +0200149 bus-width = <4>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200150};
151
Michal Simekdd0ebfe2023-02-20 09:09:04 +0100152&gem3 {
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200153 status = "okay";
154 pinctrl-names = "default";
155 pinctrl-0 = <&pinctrl_gem3_default>;
156 phy-handle = <&phy0>;
157 phy-mode = "rgmii-id";
Harini Katakam6a251f22023-07-10 14:37:33 +0200158 assigned-clock-rates = <250000000>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200159
160 mdio: mdio {
161 #address-cells = <1>;
162 #size-cells = <0>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200163
164 phy0: ethernet-phy@1 {
165 #phy-cells = <1>;
166 reg = <1>;
Michal Simekff794482022-02-23 16:17:40 +0100167 compatible = "ethernet-phy-id2000.a231";
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200168 ti,rx-internal-delay = <DP83867_RGMIIDCTL_2_25_NS>;
169 ti,tx-internal-delay = <DP83867_RGMIIDCTL_2_75_NS>;
170 ti,fifo-depth = <DP83867_PHYCR_FIFO_DEPTH_4_B_NIB>;
171 ti,dp83867-rxctrl-strap-quirk;
Michal Simekff794482022-02-23 16:17:40 +0100172 reset-assert-us = <100>;
173 reset-deassert-us = <280>;
174 reset-gpios = <&gpio 38 GPIO_ACTIVE_LOW>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200175 };
176 };
177};
178
Michal Simekdd0ebfe2023-02-20 09:09:04 +0100179&pinctrl0 {
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200180 status = "okay";
181
Tejas Bhumkar820bad02023-10-20 10:36:22 +0530182 pinctrl_gpio0_default: gpio0-default {
183 conf {
184 groups = "gpio0_38_grp";
185 bias-pull-up;
186 power-source = <IO_STANDARD_LVCMOS18>;
187 };
188
189 mux {
190 groups = "gpio0_38_grp";
191 function = "gpio0";
192 };
193
194 conf-tx {
195 pins = "MIO38";
196 bias-disable;
197 output-enable;
198 };
199 };
200
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200201 pinctrl_uart1_default: uart1-default {
202 conf {
203 groups = "uart1_9_grp";
204 slew-rate = <SLEW_RATE_SLOW>;
205 power-source = <IO_STANDARD_LVCMOS18>;
206 drive-strength = <12>;
207 };
208
209 conf-rx {
210 pins = "MIO37";
211 bias-high-impedance;
212 };
213
214 conf-tx {
215 pins = "MIO36";
216 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200217 output-enable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200218 };
219
220 mux {
221 groups = "uart1_9_grp";
222 function = "uart1";
Michal Simeka502a872021-05-10 16:02:15 +0200223 };
224 };
225
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200226 pinctrl_i2c1_default: i2c1-default {
227 conf {
228 groups = "i2c1_6_grp";
229 bias-pull-up;
230 slew-rate = <SLEW_RATE_SLOW>;
231 power-source = <IO_STANDARD_LVCMOS18>;
232 };
233
234 mux {
235 groups = "i2c1_6_grp";
236 function = "i2c1";
Michal Simeka502a872021-05-10 16:02:15 +0200237 };
238 };
239
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200240 pinctrl_i2c1_gpio: i2c1-gpio {
241 conf {
242 groups = "gpio0_24_grp", "gpio0_25_grp";
243 slew-rate = <SLEW_RATE_SLOW>;
244 power-source = <IO_STANDARD_LVCMOS18>;
245 };
246
247 mux {
248 groups = "gpio0_24_grp", "gpio0_25_grp";
249 function = "gpio0";
Michal Simeka502a872021-05-10 16:02:15 +0200250 };
251 };
252
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200253 pinctrl_gem3_default: gem3-default {
254 conf {
255 groups = "ethernet3_0_grp";
256 slew-rate = <SLEW_RATE_SLOW>;
257 power-source = <IO_STANDARD_LVCMOS18>;
258 };
259
260 conf-rx {
261 pins = "MIO70", "MIO72", "MIO74";
262 bias-high-impedance;
263 low-power-disable;
264 };
265
266 conf-bootstrap {
267 pins = "MIO71", "MIO73", "MIO75";
268 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200269 output-enable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200270 low-power-disable;
271 };
272
273 conf-tx {
274 pins = "MIO64", "MIO65", "MIO66",
275 "MIO67", "MIO68", "MIO69";
276 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200277 output-enable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200278 low-power-enable;
279 };
280
281 conf-mdio {
282 groups = "mdio3_0_grp";
283 slew-rate = <SLEW_RATE_SLOW>;
284 power-source = <IO_STANDARD_LVCMOS18>;
285 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200286 output-enable;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200287 };
288
289 mux-mdio {
290 function = "mdio3";
291 groups = "mdio3_0_grp";
292 };
293
294 mux {
295 function = "ethernet3";
296 groups = "ethernet3_0_grp";
Michal Simeka502a872021-05-10 16:02:15 +0200297 };
298 };
299
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200300 pinctrl_usb0_default: usb0-default {
301 conf {
302 groups = "usb0_0_grp";
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200303 power-source = <IO_STANDARD_LVCMOS18>;
304 };
305
306 conf-rx {
307 pins = "MIO52", "MIO53", "MIO55";
308 bias-high-impedance;
Ashok Reddy Somab8745e72022-06-15 12:16:13 +0200309 drive-strength = <12>;
310 slew-rate = <SLEW_RATE_FAST>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200311 };
312
313 conf-tx {
314 pins = "MIO54", "MIO56", "MIO57", "MIO58", "MIO59",
315 "MIO60", "MIO61", "MIO62", "MIO63";
316 bias-disable;
Neal Frager771635f2023-08-31 16:27:53 +0200317 output-enable;
Ashok Reddy Somab8745e72022-06-15 12:16:13 +0200318 drive-strength = <4>;
319 slew-rate = <SLEW_RATE_SLOW>;
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200320 };
321
322 mux {
323 groups = "usb0_0_grp";
324 function = "usb0";
Michal Simeka502a872021-05-10 16:02:15 +0200325 };
326 };
327
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200328 pinctrl_sdhci1_default: sdhci1-default {
329 conf {
330 groups = "sdio1_0_grp";
331 slew-rate = <SLEW_RATE_SLOW>;
332 power-source = <IO_STANDARD_LVCMOS18>;
333 bias-disable;
334 };
335
336 conf-cd {
337 groups = "sdio1_cd_0_grp";
338 bias-high-impedance;
339 bias-pull-up;
340 slew-rate = <SLEW_RATE_SLOW>;
341 power-source = <IO_STANDARD_LVCMOS18>;
342 };
343
344 mux-cd {
345 groups = "sdio1_cd_0_grp";
346 function = "sdio1_cd";
347 };
348
349 mux {
350 groups = "sdio1_0_grp";
351 function = "sdio1";
Michal Simeka502a872021-05-10 16:02:15 +0200352 };
353 };
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200354};
Michal Simeka502a872021-05-10 16:02:15 +0200355
Tejas Bhumkar820bad02023-10-20 10:36:22 +0530356&gpio {
357 status = "okay";
358 pinctrl-names = "default";
359 pinctrl-0 = <&pinctrl_gpio0_default>;
360};
361
Michal Simekb6d8d4b2021-06-10 17:59:46 +0200362&uart1 {
363 status = "okay";
364 pinctrl-names = "default";
365 pinctrl-0 = <&pinctrl_uart1_default>;
Michal Simeka502a872021-05-10 16:02:15 +0200366};