blob: 685815372062e797d5f80c0a48e0793c9c01cf4a [file] [log] [blame]
Aubrey Li26bf7de2007-03-19 01:24:52 +08001/*
Bin Menga1875592016-02-05 19:30:11 -08002 * U-Boot - Configuration file for BF537 STAMP board
Aubrey Li26bf7de2007-03-19 01:24:52 +08003 */
4
Mike Frysingercf6f4692008-06-01 09:09:48 -04005#ifndef __CONFIG_BF537_STAMP_H__
6#define __CONFIG_BF537_STAMP_H__
Aubrey Li26bf7de2007-03-19 01:24:52 +08007
Mike Frysingerf348ab82009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf7ce12c2008-02-18 05:26:48 -05009
Aubrey Li26bf7de2007-03-19 01:24:52 +080010/*
Mike Frysingercf6f4692008-06-01 09:09:48 -040011 * Processor Settings
Aubrey Li26bf7de2007-03-19 01:24:52 +080012 */
Mike Frysingerfbcf8e82010-12-23 14:58:37 -050013#define CONFIG_BFIN_CPU bf537-0.2
Mike Frysingercf6f4692008-06-01 09:09:48 -040014#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
15
Mike Frysingercf6f4692008-06-01 09:09:48 -040016/*
17 * Clock Settings
18 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
19 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
20 */
21/* CONFIG_CLKIN_HZ is any value in Hz */
22#define CONFIG_CLKIN_HZ 25000000
23/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
24/* 1 = CLKIN / 2 */
25#define CONFIG_CLKIN_HALF 0
26/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
27/* 1 = bypass PLL */
28#define CONFIG_PLL_BYPASS 0
29/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
30/* Values can range from 0-63 (where 0 means 64) */
31#define CONFIG_VCO_MULT 20
32/* CCLK_DIV controls the core clock divider */
33/* Values can be 1, 2, 4, or 8 ONLY */
34#define CONFIG_CCLK_DIV 1
35/* SCLK_DIV controls the system clock divider */
36/* Values can range from 1-15 */
Mike Frysingerf82caac2008-12-08 16:16:11 -050037#define CONFIG_SCLK_DIV 4
Mike Frysingercf6f4692008-06-01 09:09:48 -040038
Mike Frysingercf6f4692008-06-01 09:09:48 -040039/*
40 * Memory Settings
41 */
42#define CONFIG_MEM_ADD_WDTH 10
43#define CONFIG_MEM_SIZE 64
44
45#define CONFIG_EBIU_SDRRC_VAL 0x306
46#define CONFIG_EBIU_SDGCTL_VAL 0x91114d
47
48#define CONFIG_EBIU_AMGCTL_VAL 0xFF
49#define CONFIG_EBIU_AMBCTL0_VAL 0x7BB07BB0
50#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC27BB0
51
Sonic Zhang955020c2013-02-20 18:05:16 +080052#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mike Frysingercf6f4692008-06-01 09:09:48 -040053#define CONFIG_SYS_MALLOC_LEN (384 * 1024)
54
Aubrey Li26bf7de2007-03-19 01:24:52 +080055/*
56 * Network Settings
57 */
Mike Frysingercf6f4692008-06-01 09:09:48 -040058#ifndef __ADSPBF534__
59#define ADI_CMDS_NETWORK 1
60#define CONFIG_BFIN_MAC
Aubrey Li26bf7de2007-03-19 01:24:52 +080061#define CONFIG_NETCONSOLE 1
Mike Frysingercf6f4692008-06-01 09:09:48 -040062#endif
63#define CONFIG_HOSTNAME bf537-stamp
Jon Loeliger079a1362007-07-10 10:12:10 -050064
65/*
Mike Frysingercf6f4692008-06-01 09:09:48 -040066 * Flash Settings
Jon Loeligerba2351f2007-07-04 22:31:49 -050067 */
Mike Frysingercf6f4692008-06-01 09:09:48 -040068#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069#define CONFIG_SYS_FLASH_BASE 0x20000000
Mike Frysingercf6f4692008-06-01 09:09:48 -040070#define CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#define CONFIG_SYS_FLASH_PROTECTION
72#define CONFIG_SYS_MAX_FLASH_BANKS 1
Mike Frysingercf6f4692008-06-01 09:09:48 -040073/* some have 67 sectors (M29W320DB), but newer have 71 (M29W320EB) */
74#define CONFIG_SYS_MAX_FLASH_SECT 71
Aubrey Li26bf7de2007-03-19 01:24:52 +080075
Mike Frysingercf6f4692008-06-01 09:09:48 -040076/*
77 * SPI Settings
78 */
79#define CONFIG_BFIN_SPI
80#define CONFIG_ENV_SPI_MAX_HZ 30000000
Mike Frysingerafac8b02009-06-14 22:29:35 -040081#define CONFIG_SF_DEFAULT_SPEED 30000000
Mike Frysingerf4532202010-09-19 16:26:55 -040082#define CONFIG_SPI_FLASH_ALL
Mike Frysingercf6f4692008-06-01 09:09:48 -040083
Mike Frysingercf6f4692008-06-01 09:09:48 -040084/*
85 * Env Storage Settings
86 */
Mike Frysinger9171fc82008-03-30 15:46:13 -040087#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
Mike Frysingercf6f4692008-06-01 09:09:48 -040088#define CONFIG_ENV_IS_IN_SPI_FLASH
Vivi Libc43a8d2009-06-12 10:53:22 +000089#define CONFIG_ENV_OFFSET 0x10000
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +020090#define CONFIG_ENV_SIZE 0x2000
Vivi Libc43a8d2009-06-12 10:53:22 +000091#define CONFIG_ENV_SECT_SIZE 0x10000
Mike Frysingercf6f4692008-06-01 09:09:48 -040092#else
93#define CONFIG_ENV_IS_IN_FLASH
94#define CONFIG_ENV_OFFSET 0x4000
95#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
96#define CONFIG_ENV_SIZE 0x2000
97#define CONFIG_ENV_SECT_SIZE 0x2000
98#endif
99#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
Aubrey Li26bf7de2007-03-19 01:24:52 +0800100#define ENV_IS_EMBEDDED
Mike Frysingercf6f4692008-06-01 09:09:48 -0400101#else
Mike Frysinger76d82182009-07-21 22:17:36 -0400102#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
Mike Frysingercf6f4692008-06-01 09:09:48 -0400103#endif
Mike Frysinger9ff67e52009-06-14 06:29:07 -0400104#ifdef ENV_IS_EMBEDDED
105/* WARNING - the following is hand-optimized to fit within
106 * the sector before the environment sector. If it throws
107 * an error during compilation remove an object here to get
108 * it linked after the configuration sector.
109 */
110# define LDS_BOARD_TEXT \
Masahiro Yamadae2906a52013-11-11 14:36:00 +0900111 arch/blackfin/lib/built-in.o (.text*); \
112 arch/blackfin/cpu/built-in.o (.text*); \
Mike Frysinger9ff67e52009-06-14 06:29:07 -0400113 . = DEFINED(env_offset) ? env_offset : .; \
Mike Frysingerc70e7dd2010-11-19 19:28:56 -0500114 common/env_embedded.o (.text*);
Mike Frysinger9ff67e52009-06-14 06:29:07 -0400115#endif
Aubrey Li26bf7de2007-03-19 01:24:52 +0800116
Aubrey Li26bf7de2007-03-19 01:24:52 +0800117/*
Mike Frysingercf6f4692008-06-01 09:09:48 -0400118 * I2C Settings
Aubrey Li26bf7de2007-03-19 01:24:52 +0800119 */
Scott Jiangc4697032014-11-13 15:30:55 +0800120#define CONFIG_SYS_I2C
Scott Jiangfea9b692014-11-13 15:30:53 +0800121#define CONFIG_SYS_I2C_ADI
Aubrey Li26bf7de2007-03-19 01:24:52 +0800122
Aubrey Li26bf7de2007-03-19 01:24:52 +0800123/*
Mike Frysingercf6f4692008-06-01 09:09:48 -0400124 * SPI_MMC Settings
Aubrey Li26bf7de2007-03-19 01:24:52 +0800125 */
Sonic Zhang955020c2013-02-20 18:05:16 +0800126#define CONFIG_MMC_SPI
Mike Frysingercf6f4692008-06-01 09:09:48 -0400127
128/*
129 * NAND Settings
130 */
Mike Frysingercd844232009-05-25 22:42:28 -0400131/* #define CONFIG_NAND_PLAT */
Sonic Zhang955020c2013-02-20 18:05:16 +0800132#ifdef CONFIG_NAND_PLAT
Mike Frysingercd844232009-05-25 22:42:28 -0400133#define CONFIG_SYS_NAND_BASE 0x20212000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200134#define CONFIG_SYS_MAX_NAND_DEVICE 1
Aubrey Li26bf7de2007-03-19 01:24:52 +0800135
Mike Frysingercd844232009-05-25 22:42:28 -0400136#define BFIN_NAND_CLE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 2))
137#define BFIN_NAND_ALE(chip) ((unsigned long)(chip)->IO_ADDR_W | (1 << 1))
Mike Frysingercd844232009-05-25 22:42:28 -0400138#define BFIN_NAND_WRITE(addr, cmd) \
Mike Frysingercf6f4692008-06-01 09:09:48 -0400139 do { \
Mike Frysingercd844232009-05-25 22:42:28 -0400140 bfin_write8(addr, cmd); \
141 SSYNC(); \
Aubrey Li26bf7de2007-03-19 01:24:52 +0800142 } while (0)
143
Mike Frysingercd844232009-05-25 22:42:28 -0400144#define NAND_PLAT_WRITE_CMD(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_CLE(chip), cmd)
145#define NAND_PLAT_WRITE_ADR(chip, cmd) BFIN_NAND_WRITE(BFIN_NAND_ALE(chip), cmd)
Mike Frysinger67ceefa2010-07-05 04:55:05 -0400146#define NAND_PLAT_GPIO_DEV_READY GPIO_PF3
Sonic Zhang955020c2013-02-20 18:05:16 +0800147#endif /* CONFIG_NAND_PLAT */
Aubrey Li26bf7de2007-03-19 01:24:52 +0800148
149/*
Mike Frysingercf6f4692008-06-01 09:09:48 -0400150 * CF-CARD IDE-HDD Support
Aubrey Li26bf7de2007-03-19 01:24:52 +0800151 */
Michael Hennerichaa7b2482009-06-18 09:12:50 +0000152
153/*
154 * Add CF flash card support in TRUE-IDE Mode (CF-IDE-NAND Card)
155 * Strange address mapping Blackfin A13 connects to CF_A0
156 */
157
158/* #define CONFIG_BFIN_TRUE_IDE */
159
160/*
161 * Add CF flash card support in Common Memory Mode (CF-IDE-NAND Card)
162 * This should be the preferred mode
163 */
164
165/* #define CONFIG_BFIN_CF_IDE */
166
167/*
168 * Add IDE Disk Drive (HDD) support
169 * See example interface here:
170 * http://docs.blackfin.uclinux.org/doku.php?id=linux-kernel:drivers:ide-blackfin
171 */
172
173/* #define CONFIG_BFIN_HDD_IDE */
Aubrey Li26bf7de2007-03-19 01:24:52 +0800174
Mike Frysingercf6f4692008-06-01 09:09:48 -0400175#if defined(CONFIG_BFIN_CF_IDE) || \
176 defined(CONFIG_BFIN_HDD_IDE) || \
177 defined(CONFIG_BFIN_TRUE_IDE)
178# define CONFIG_BFIN_IDE 1
179# define CONFIG_CMD_IDE
180#endif
Aubrey Li26bf7de2007-03-19 01:24:52 +0800181
Aubrey Li26bf7de2007-03-19 01:24:52 +0800182#if defined(CONFIG_BFIN_IDE)
183
Aubrey Li26bf7de2007-03-19 01:24:52 +0800184/*
185 * IDE/ATA stuff
186 */
187#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
188#undef CONFIG_IDE_LED /* no led for ide supported */
189#undef CONFIG_IDE_RESET /* no reset for ide supported */
190
Mike Frysingercf6f4692008-06-01 09:09:48 -0400191#define CONFIG_SYS_IDE_MAXBUS 1
192#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
Aubrey Li26bf7de2007-03-19 01:24:52 +0800193
Mike Frysingercf6f4692008-06-01 09:09:48 -0400194#undef CONFIG_EBIU_AMBCTL1_VAL
195#define CONFIG_EBIU_AMBCTL1_VAL 0xFFC3FFC3
Aubrey Li26bf7de2007-03-19 01:24:52 +0800196
197#define CONFIG_CF_ATASEL_DIS 0x20311800
198#define CONFIG_CF_ATASEL_ENA 0x20311802
199
200#if defined(CONFIG_BFIN_TRUE_IDE)
201/*
202 * Note that these settings aren't for the most part used in include/ata.h
203 * when all of the ATA registers are setup
204 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200205#define CONFIG_SYS_ATA_BASE_ADDR 0x2031C000
206#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysingercf6f4692008-06-01 09:09:48 -0400207#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
208#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
209#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* alternate registers */
Michael Hennerichaa7b2482009-06-18 09:12:50 +0000210#define CONFIG_SYS_ATA_STRIDE 2 /* CF.A0 --> Blackfin.A13 */
Aubrey Li26bf7de2007-03-19 01:24:52 +0800211
Mike Frysingercf6f4692008-06-01 09:09:48 -0400212#elif defined(CONFIG_BFIN_CF_IDE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define CONFIG_SYS_ATA_BASE_ADDR 0x20211800
214#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysingercf6f4692008-06-01 09:09:48 -0400215#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* data I/O */
216#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* normal register accesses */
217#define CONFIG_SYS_ATA_ALT_OFFSET 0x000E /* alternate registers */
Michael Hennerichaa7b2482009-06-18 09:12:50 +0000218#define CONFIG_SYS_ATA_STRIDE 1 /* CF_A0=0, with /CE1 /CE2 odd/even byte selects */
Aubrey Li26bf7de2007-03-19 01:24:52 +0800219
Mike Frysingercf6f4692008-06-01 09:09:48 -0400220#elif defined(CONFIG_BFIN_HDD_IDE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_ATA_BASE_ADDR 0x20314000
222#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Mike Frysingercf6f4692008-06-01 09:09:48 -0400223#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
224#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
225#define CONFIG_SYS_ATA_ALT_OFFSET 0x001C /* alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_ATA_STRIDE 2 /* CF.A0 --> Blackfin.A1 */
Aubrey Li26bf7de2007-03-19 01:24:52 +0800227#undef CONFIG_SCLK_DIV
228#define CONFIG_SCLK_DIV 8
Mike Frysingercf6f4692008-06-01 09:09:48 -0400229#endif
Aubrey Li26bf7de2007-03-19 01:24:52 +0800230
Mike Frysingercf6f4692008-06-01 09:09:48 -0400231#endif
232
Mike Frysingercf6f4692008-06-01 09:09:48 -0400233/*
234 * Misc Settings
235 */
236#define CONFIG_MISC_INIT_R
237#define CONFIG_RTC_BFIN
238#define CONFIG_UART_CONSOLE 0
239
Mike Frysingercf6f4692008-06-01 09:09:48 -0400240/* Define if want to do post memory test */
241#undef CONFIG_POST
242#ifdef CONFIG_POST
Mike Frysinger0fc47442011-05-10 13:00:30 -0400243#define CONFIG_SYS_POST_HOTKEYS_GPIO GPIO_PF5
Mike Frysinger21513742011-05-10 16:22:25 -0400244#define CONFIG_POST_BSPEC1_GPIO_LEDS \
245 GPIO_PF6, GPIO_PF7, GPIO_PF8, GPIO_PF9, GPIO_PF10, GPIO_PF11,
246#define CONFIG_POST_BSPEC2_GPIO_BUTTONS \
247 GPIO_PF5, GPIO_PF4, GPIO_PF3, GPIO_PF2,
248#define CONFIG_POST_BSPEC2_GPIO_NAMES \
249 10, 11, 12, 13,
Mike Frysinger22f45ce2011-05-10 16:48:36 -0400250#define CONFIG_SYS_POST_FLASH_START 11
251#define CONFIG_SYS_POST_FLASH_END 71
Mike Frysingercf6f4692008-06-01 09:09:48 -0400252#endif
253
Mike Frysinger216818c2010-01-21 23:29:18 -0500254/* These are for board tests */
255#if 0
256#define CONFIG_BOOTCOMMAND "bootldr 0x203f0100"
Mike Frysinger216818c2010-01-21 23:29:18 -0500257#endif
258
Mike Frysingercf6f4692008-06-01 09:09:48 -0400259/*
260 * Pull in common ADI header for remaining command/environment setup
261 */
262#include <configs/bfin_adi_common.h>
Aubrey Li26bf7de2007-03-19 01:24:52 +0800263
Aubrey Li26bf7de2007-03-19 01:24:52 +0800264#endif