blob: 25d60a74ef40dab64f87a8e2d24edf6bcb541601 [file] [log] [blame]
wdenk71f95112003-06-15 22:40:42 +00001/*
Wolfgang Denk23c5d252014-10-24 15:31:26 +02002 * (C) Copyright 2000-2014
wdenk71f95112003-06-15 22:40:42 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk71f95112003-06-15 22:40:42 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC860 1
21#define CONFIG_MPC860T 1
22#define CONFIG_MPC862 1
Wolfgang Denk23c5d252014-10-24 15:31:26 +020023#define CONFIG_SYS_GENERIC_BOARD
24#define CONFIG_DISPLAY_BOARDINFO
wdenk71f95112003-06-15 22:40:42 +000025
26#define CONFIG_TQM862M 1 /* ...on a TQM8xxM module */
27
Wolfgang Denk2ae18242010-10-06 09:05:45 +020028#define CONFIG_SYS_TEXT_BASE 0x40000000
29
wdenk71f95112003-06-15 22:40:42 +000030#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
Wolfgang Denk3cb7a482009-07-28 22:13:52 +020031#define CONFIG_SYS_SMC_RXBUFLEN 128
32#define CONFIG_SYS_MAXIDLE 10
wdenk71f95112003-06-15 22:40:42 +000033#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
34
wdenkae3af052003-08-07 22:18:11 +000035#define CONFIG_BOOTCOUNT_LIMIT
wdenk71f95112003-06-15 22:40:42 +000036
wdenkae3af052003-08-07 22:18:11 +000037#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
wdenk71f95112003-06-15 22:40:42 +000038
39#define CONFIG_BOARD_TYPES 1 /* support board types */
40
41#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +010042 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
wdenk71f95112003-06-15 22:40:42 +000043 "echo"
44
45#undef CONFIG_BOOTARGS
46
47#define CONFIG_EXTRA_ENV_SETTINGS \
48 "netdev=eth0\0" \
49 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010050 "nfsroot=${serverip}:${rootpath}\0" \
wdenk71f95112003-06-15 22:40:42 +000051 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010052 "addip=setenv bootargs ${bootargs} " \
53 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
54 ":${hostname}:${netdev}:off panic=1\0" \
wdenk71f95112003-06-15 22:40:42 +000055 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010056 "bootm ${kernel_addr}\0" \
wdenk71f95112003-06-15 22:40:42 +000057 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010058 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
59 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
wdenk71f95112003-06-15 22:40:42 +000060 "rootpath=/opt/eldk/ppc_8xx\0" \
Wolfgang Denk29f8f582008-08-09 23:17:32 +020061 "hostname=TQM862M\0" \
62 "bootfile=TQM862M/uImage\0" \
Wolfgang Denkeb6da802007-09-16 02:39:35 +020063 "fdt_addr=40080000\0" \
64 "kernel_addr=400A0000\0" \
65 "ramdisk_addr=40280000\0" \
Wolfgang Denk29f8f582008-08-09 23:17:32 +020066 "u-boot=TQM862M/u-image.bin\0" \
67 "load=tftp 200000 ${u-boot}\0" \
68 "update=prot off 40000000 +${filesize};" \
69 "era 40000000 +${filesize};" \
70 "cp.b 200000 40000000 ${filesize};" \
71 "sete filesize;save\0" \
wdenk71f95112003-06-15 22:40:42 +000072 ""
73#define CONFIG_BOOTCOMMAND "run flash_self"
74
75#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020076#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
wdenk71f95112003-06-15 22:40:42 +000077
78#undef CONFIG_WATCHDOG /* watchdog disabled */
79
80#define CONFIG_STATUS_LED 1 /* Status LED enabled */
81
82#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
83
Jon Loeliger37d4bb72007-07-09 21:38:02 -050084/*
85 * BOOTP options
86 */
87#define CONFIG_BOOTP_SUBNETMASK
88#define CONFIG_BOOTP_GATEWAY
89#define CONFIG_BOOTP_HOSTNAME
90#define CONFIG_BOOTP_BOOTPATH
91#define CONFIG_BOOTP_BOOTFILESIZE
92
wdenk71f95112003-06-15 22:40:42 +000093
94#define CONFIG_MAC_PARTITION
95#define CONFIG_DOS_PARTITION
96
97#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
98
wdenk71f95112003-06-15 22:40:42 +000099
Jon Loeliger26946902007-07-04 22:30:50 -0500100/*
101 * Command line configuration.
102 */
103#include <config_cmd_default.h>
104
105#define CONFIG_CMD_ASKENV
106#define CONFIG_CMD_DATE
107#define CONFIG_CMD_DHCP
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200108#define CONFIG_CMD_ELF
Wolfgang Denk9a63b7f2009-02-21 21:51:21 +0100109#define CONFIG_CMD_EXT2
Jon Loeliger26946902007-07-04 22:30:50 -0500110#define CONFIG_CMD_IDE
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200111#define CONFIG_CMD_JFFS2
Jon Loeliger26946902007-07-04 22:30:50 -0500112#define CONFIG_CMD_NFS
113#define CONFIG_CMD_SNTP
114
wdenk71f95112003-06-15 22:40:42 +0000115
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200116#define CONFIG_NETCONSOLE
117
118
wdenk71f95112003-06-15 22:40:42 +0000119/*
120 * Miscellaneous configurable options
121 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenk71f95112003-06-15 22:40:42 +0000123
Wolfgang Denk2751a952006-10-28 02:29:14 +0200124#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
wdenk71f95112003-06-15 22:40:42 +0000126
Jon Loeliger26946902007-07-04 22:30:50 -0500127#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenk71f95112003-06-15 22:40:42 +0000129#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200130#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenk71f95112003-06-15 22:40:42 +0000131#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
133#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
134#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenk71f95112003-06-15 22:40:42 +0000135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
137#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
wdenk71f95112003-06-15 22:40:42 +0000138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenk71f95112003-06-15 22:40:42 +0000140
wdenk71f95112003-06-15 22:40:42 +0000141/*
142 * Low Level Configuration Settings
143 * (address mappings, register initial values, etc.)
144 * You should know what you are doing if you make changes here.
145 */
146/*-----------------------------------------------------------------------
147 * Internal Memory Mapped Register
148 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200149#define CONFIG_SYS_IMMR 0xFFF00000
wdenk71f95112003-06-15 22:40:42 +0000150
151/*-----------------------------------------------------------------------
152 * Definitions for initial stack pointer and data area (in DPRAM)
153 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
Wolfgang Denk553f0982010-10-26 13:32:32 +0200155#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200156#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200157#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenk71f95112003-06-15 22:40:42 +0000158
159/*-----------------------------------------------------------------------
160 * Start addresses for the final memory configuration
161 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200162 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenk71f95112003-06-15 22:40:42 +0000163 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200164#define CONFIG_SYS_SDRAM_BASE 0x00000000
165#define CONFIG_SYS_FLASH_BASE 0x40000000
166#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
167#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
168#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenk71f95112003-06-15 22:40:42 +0000169
170/*
171 * For booting Linux, the board info and command line data
172 * have to be in the first 8 MB of memory, since this is
173 * the maximum mapped by the Linux kernel during initialization.
174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenk71f95112003-06-15 22:40:42 +0000176
177/*-----------------------------------------------------------------------
178 * FLASH organization
179 */
wdenk71f95112003-06-15 22:40:42 +0000180
Martin Krausee318d9e2007-09-27 11:10:08 +0200181/* use CFI flash driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200183#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
185#define CONFIG_SYS_FLASH_EMPTY_INFO
186#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
187#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
188#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
wdenk71f95112003-06-15 22:40:42 +0000189
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200190#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200191#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
192#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
193#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
wdenk71f95112003-06-15 22:40:42 +0000194
195/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200196#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
197#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
wdenk71f95112003-06-15 22:40:42 +0000198
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200199#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
Wolfgang Denk67c31032007-09-16 17:10:04 +0200200
Wolfgang Denk7c803be2008-09-16 18:02:19 +0200201#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
202
wdenk71f95112003-06-15 22:40:42 +0000203/*-----------------------------------------------------------------------
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200204 * Dynamic MTD partition support
205 */
Stefan Roese68d7d652009-03-19 13:30:36 +0100206#define CONFIG_CMD_MTDPARTS
Stefan Roese942556a2009-05-12 14:32:58 +0200207#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
208#define CONFIG_FLASH_CFI_MTD
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200209#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
210
211#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
212 "128k(dtb)," \
213 "1920k(kernel)," \
214 "5632(rootfs)," \
Wolfgang Denkcd829192008-08-12 16:08:38 +0200215 "4m(data)"
Wolfgang Denk29f8f582008-08-09 23:17:32 +0200216
217/*-----------------------------------------------------------------------
wdenk71f95112003-06-15 22:40:42 +0000218 * Hardware Information Block
219 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200220#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
221#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
222#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
wdenk71f95112003-06-15 22:40:42 +0000223
224/*-----------------------------------------------------------------------
225 * Cache Configuration
226 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200227#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
Jon Loeliger26946902007-07-04 22:30:50 -0500228#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
wdenk71f95112003-06-15 22:40:42 +0000230#endif
231
232/*-----------------------------------------------------------------------
233 * SYPCR - System Protection Control 11-9
234 * SYPCR can only be written once after reset!
235 *-----------------------------------------------------------------------
236 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
237 */
238#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200239#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk71f95112003-06-15 22:40:42 +0000240 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
241#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
wdenk71f95112003-06-15 22:40:42 +0000243#endif
244
245/*-----------------------------------------------------------------------
246 * SIUMCR - SIU Module Configuration 11-6
247 *-----------------------------------------------------------------------
248 * PCMCIA config., multi-function pin tri-state
249 */
250#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200251#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk71f95112003-06-15 22:40:42 +0000252#else /* we must activate GPL5 in the SIUMCR for CAN */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
wdenk71f95112003-06-15 22:40:42 +0000254#endif /* CONFIG_CAN_DRIVER */
255
256/*-----------------------------------------------------------------------
257 * TBSCR - Time Base Status and Control 11-26
258 *-----------------------------------------------------------------------
259 * Clear Reference Interrupt Status, Timebase freezing enabled
260 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200261#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenk71f95112003-06-15 22:40:42 +0000262
263/*-----------------------------------------------------------------------
264 * RTCSC - Real-Time Clock Status and Control Register 11-27
265 *-----------------------------------------------------------------------
266 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200267#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
wdenk71f95112003-06-15 22:40:42 +0000268
269/*-----------------------------------------------------------------------
270 * PISCR - Periodic Interrupt Status and Control 11-31
271 *-----------------------------------------------------------------------
272 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
273 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200274#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenk71f95112003-06-15 22:40:42 +0000275
276/*-----------------------------------------------------------------------
277 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
278 *-----------------------------------------------------------------------
279 * Reset PLL lock status sticky bit, timer expired status bit and timer
280 * interrupt status bit
wdenk71f95112003-06-15 22:40:42 +0000281 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
wdenk71f95112003-06-15 22:40:42 +0000283
284/*-----------------------------------------------------------------------
285 * SCCR - System Clock and reset Control Register 15-27
286 *-----------------------------------------------------------------------
287 * Set clock output, timebase and RTC source and divider,
288 * power management and some other internal clocks
289 */
290#define SCCR_MASK SCCR_EBDF11
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200291#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
wdenk71f95112003-06-15 22:40:42 +0000292 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
293 SCCR_DFALCD00)
wdenk71f95112003-06-15 22:40:42 +0000294
295/*-----------------------------------------------------------------------
296 * PCMCIA stuff
297 *-----------------------------------------------------------------------
298 *
299 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
301#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
302#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
303#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
304#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
305#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
306#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
307#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
wdenk71f95112003-06-15 22:40:42 +0000308
309/*-----------------------------------------------------------------------
310 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
311 *-----------------------------------------------------------------------
312 */
313
Pavel Herrmann8d1165e11a2012-10-09 07:01:56 +0000314#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
wdenk71f95112003-06-15 22:40:42 +0000315#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
316
317#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
318#undef CONFIG_IDE_LED /* LED for ide not supported */
319#undef CONFIG_IDE_RESET /* reset for ide not supported */
320
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
322#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk71f95112003-06-15 22:40:42 +0000323
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200324#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk71f95112003-06-15 22:40:42 +0000325
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200326#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk71f95112003-06-15 22:40:42 +0000327
328/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk71f95112003-06-15 22:40:42 +0000330
331/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
wdenk71f95112003-06-15 22:40:42 +0000333
334/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200335#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk71f95112003-06-15 22:40:42 +0000336
337/*-----------------------------------------------------------------------
338 *
339 *-----------------------------------------------------------------------
340 *
341 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200342#define CONFIG_SYS_DER 0
wdenk71f95112003-06-15 22:40:42 +0000343
344/*
345 * Init Memory Controller:
346 *
347 * BR0/1 and OR0/1 (FLASH)
348 */
349
350#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
351#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
352
353/* used to re-map FLASH both when starting from SRAM or FLASH:
354 * restrict access enough to keep SRAM working (if any)
355 * but not too much to meddle with FLASH accesses
356 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
358#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
wdenk71f95112003-06-15 22:40:42 +0000359
360/*
361 * FLASH timing:
362 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
wdenk71f95112003-06-15 22:40:42 +0000364 OR_SCY_3_CLK | OR_EHTR | OR_BI)
wdenk71f95112003-06-15 22:40:42 +0000365
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
367#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
368#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
wdenk71f95112003-06-15 22:40:42 +0000369
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
371#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
372#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
wdenk71f95112003-06-15 22:40:42 +0000373
374/*
375 * BR2/3 and OR2/3 (SDRAM)
376 *
377 */
378#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
379#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
380#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
381
382/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
wdenk71f95112003-06-15 22:40:42 +0000384
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
386#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk71f95112003-06-15 22:40:42 +0000387
388#ifndef CONFIG_CAN_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
390#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
wdenk71f95112003-06-15 22:40:42 +0000391#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
393#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
394#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
395#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
wdenk71f95112003-06-15 22:40:42 +0000396 BR_PS_8 | BR_MS_UPMB | BR_V )
397#endif /* CONFIG_CAN_DRIVER */
398
399/*
400 * Memory Periodic Timer Prescaler
401 *
402 * The Divider for PTA (refresh timer) configuration is based on an
403 * example SDRAM configuration (64 MBit, one bank). The adjustment to
404 * the number of chip selects (NCS) and the actually needed refresh
405 * rate is done by setting MPTPR.
406 *
407 * PTA is calculated from
408 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
409 *
410 * gclk CPU clock (not bus clock!)
411 * Trefresh Refresh cycle * 4 (four word bursts used)
412 *
413 * 4096 Rows from SDRAM example configuration
414 * 1000 factor s -> ms
415 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
416 * 4 Number of refresh cycles per period
417 * 64 Refresh cycle in ms per number of rows
418 * --------------------------------------------
419 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
420 *
421 * 50 MHz => 50.000.000 / Divider = 98
422 * 66 Mhz => 66.000.000 / Divider = 129
423 * 80 Mhz => 80.000.000 / Divider = 156
424 * 100 Mhz => 100.000.000 / Divider = 195
425 */
wdenke9132ea2004-04-24 23:23:30 +0000426
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
428#define CONFIG_SYS_MAMR_PTA 98
wdenk71f95112003-06-15 22:40:42 +0000429
430/*
431 * For 16 MBit, refresh rates could be 31.3 us
432 * (= 64 ms / 2K = 125 / quad bursts).
433 * For a simpler initialization, 15.6 us is used instead.
434 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200435 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
436 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
wdenk71f95112003-06-15 22:40:42 +0000437 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200438#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
439#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
wdenk71f95112003-06-15 22:40:42 +0000440
441/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200442#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
443#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
wdenk71f95112003-06-15 22:40:42 +0000444
445/*
446 * MAMR settings for SDRAM
447 */
448
449/* 8 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200450#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk71f95112003-06-15 22:40:42 +0000451 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
452 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
453/* 9 column SDRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200454#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
wdenk71f95112003-06-15 22:40:42 +0000455 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
456 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
457
wdenk71f95112003-06-15 22:40:42 +0000458#define CONFIG_SCC1_ENET
459#define CONFIG_FEC_ENET
Heiko Schocher48690d82010-07-20 17:45:02 +0200460#define CONFIG_ETHPRIME "SCC"
wdenk71f95112003-06-15 22:40:42 +0000461
Heiko Schocher7026ead2010-02-09 15:50:27 +0100462/* pass open firmware flat tree */
463#define CONFIG_OF_LIBFDT 1
464#define CONFIG_OF_BOARD_SETUP 1
465#define CONFIG_HWCONFIG 1
466
wdenk71f95112003-06-15 22:40:42 +0000467#endif /* __CONFIG_H */