blob: 2dffcfbed33204c7b75a55379afcf66b4da49280 [file] [log] [blame]
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +02001/*
Wolfgang Denk5078cce2006-07-21 11:16:34 +02002 * (C) Copyright 2003-2006
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +02003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004-2005
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02008 * SPDX-License-Identifier: GPL-2.0+
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * High Level Configuration Options
16 * (easy to change)
17 */
18
Masahiro Yamadab2a6dfe2014-01-16 11:03:07 +090019#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020020#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
21#undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
22#define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
23#define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
24#define CONFIG_AEVFIFO 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020026
Wolfgang Denk2ae18242010-10-06 09:05:45 +020027/*
28 * Valid values for CONFIG_SYS_TEXT_BASE are:
29 * 0xFC000000 boot low (standard configuration with room for
30 * max 64 MByte Flash ROM)
31 * 0xFFF00000 boot high (for a backup copy of U-Boot)
32 * 0x00100000 boot from RAM (for testing only)
33 */
34#ifndef CONFIG_SYS_TEXT_BASE
35#define CONFIG_SYS_TEXT_BASE 0xFC000000
36#endif
37
Becky Bruce31d82672008-05-08 19:02:12 -050038#define CONFIG_HIGH_BATS 1 /* High BATs supported */
39
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020040/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
44#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020045#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020046
47/*
48 * PCI Mapping:
49 * 0x40000000 - 0x4fffffff - PCI Memory
50 * 0x50000000 - 0x50ffffff - PCI IO Space
51 */
52#ifdef CONFIG_AEVFIFO
53#define CONFIG_PCI 1
54#define CONFIG_PCI_PNP 1
55/* #define CONFIG_PCI_SCAN_SHOW 1 */
TsiChung Liewf33fca22008-03-30 01:19:06 -050056#define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020057
58#define CONFIG_PCI_MEM_BUS 0x40000000
59#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
60#define CONFIG_PCI_MEM_SIZE 0x10000000
61
62#define CONFIG_PCI_IO_BUS 0x50000000
63#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
64#define CONFIG_PCI_IO_SIZE 0x01000000
65
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020066#define CONFIG_EEPRO100 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020068#define CONFIG_NS8382X 1
69#endif /* CONFIG_AEVFIFO */
70
71/* Partitions */
72#define CONFIG_MAC_PARTITION
73#define CONFIG_DOS_PARTITION
74#define CONFIG_ISO_PARTITION
75
76/* POST support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020077#define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
78 CONFIG_SYS_POST_CPU | \
79 CONFIG_SYS_POST_I2C)
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020080
81#ifdef CONFIG_POST
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020082/* preserve space for the post_word at end of on-chip SRAM */
83#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020084#endif
85
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +020086
Jon Loeliger0b361c92007-07-04 22:31:42 -050087/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -050088 * BOOTP options
89 */
90#define CONFIG_BOOTP_BOOTFILESIZE
91#define CONFIG_BOOTP_BOOTPATH
92#define CONFIG_BOOTP_GATEWAY
93#define CONFIG_BOOTP_HOSTNAME
94
95
96/*
Jon Loeliger0b361c92007-07-04 22:31:42 -050097 * Command line configuration.
98 */
99#include <config_cmd_default.h>
100
101#define CONFIG_CMD_ASKENV
102#define CONFIG_CMD_DATE
103#define CONFIG_CMD_DHCP
104#define CONFIG_CMD_ECHO
105#define CONFIG_CMD_EEPROM
106#define CONFIG_CMD_I2C
107#define CONFIG_CMD_MII
108#define CONFIG_CMD_NFS
109#define CONFIG_CMD_PCI
110#define CONFIG_CMD_PING
Jon Loeliger0b361c92007-07-04 22:31:42 -0500111#define CONFIG_CMD_REGINFO
112#define CONFIG_CMD_SNTP
113
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500114#ifdef CONFIG_POST
115#define CONFIG_CMD_DIAG
116#endif
117
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200118
119#define CONFIG_TIMESTAMP /* display image timestamps */
120
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200121#if (CONFIG_SYS_TEXT_BASE == 0xFC000000) /* Boot low */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122# define CONFIG_SYS_LOWBOOT 1
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200123#endif
124
125/*
126 * Autobooting
127 */
128#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
129
130#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100131 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200132 "echo"
133
134#undef CONFIG_BOOTARGS
135
136#define CONFIG_EXTRA_ENV_SETTINGS \
137 "netdev=eth0\0" \
138 "rootpath=/opt/eldk/ppc_6xx\0" \
139 "ramargs=setenv bootargs root=/dev/ram rw\0" \
140 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100141 "nfsroot=${serverip}:${rootpath} " \
142 "console=ttyS0,${baudrate}\0" \
143 "addip=setenv bootargs ${bootargs} " \
144 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
145 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200146 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100147 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200148 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100149 "bootm ${kernel_addr}\0" \
150 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200151 "bootfile=/tftpboot/tqm5200/uImage\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100152 "load=tftp 200000 ${u-boot}\0" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200153 "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
154 "update=protect off FC000000 FC05FFFF;" \
155 "erase FC000000 FC05FFFF;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100156 "cp.b 200000 FC000000 ${filesize};" \
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200157 "protect on FC000000 FC05FFFF\0" \
158 ""
159
160#define CONFIG_BOOTCOMMAND "run net_nfs"
161
162/*
163 * IPB Bus clocking configuration.
164 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200166
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#if defined(CONFIG_SYS_IPBCLK_EQUALS_XLBCLK)
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200168/*
169 * PCI Bus clocking configuration
170 *
171 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200172 * CONFIG_SYS_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200173 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200174 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200176#endif
177
178/*
179 * I2C configuration
180 */
181#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
182#ifdef CONFIG_TQM5200_REV100
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200183#define CONFIG_SYS_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200184#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200186#endif
187
188/*
189 * I2C clock frequency
190 *
191 * Please notice, that the resulting clock frequency could differ from the
192 * configured value. This is because the I2C clock is derived from system
193 * clock over a frequency divider with only a few divider values. U-boot
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194 * calculates the best approximation for CONFIG_SYS_I2C_SPEED. However the calculated
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200195 * approximation allways lies below the configured value, never above.
196 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
198#define CONFIG_SYS_I2C_SLAVE 0x7F
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200199
200/*
201 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
202 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
203 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
204 * same configuration could be used.
205 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200206#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
207#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
208#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
209#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200210
211/*
212 * Flash configuration
213 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200214#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_TEXT_BASE /* 0xFC000000 */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200215
216/* use CFI flash driver if no module variant is spezified */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200218#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_BOOTCS_START }
220#define CONFIG_SYS_FLASH_EMPTY_INFO
221#define CONFIG_SYS_FLASH_SIZE 0x04000000 /* 64 MByte */
222#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sects on one chip */
223#undef CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200224
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200225#if !defined(CONFIG_SYS_LOWBOOT)
226#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00760000 + 0x00800000)
227#else /* CONFIG_SYS_LOWBOOT */
228#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00060000)
229#endif /* CONFIG_SYS_LOWBOOT */
230#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200231 (= chip selects) */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
233#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200234
235
236/*
237 * Environment settings
238 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200239#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200240#define CONFIG_ENV_SIZE 0x10000
241#define CONFIG_ENV_SECT_SIZE 0x20000
242#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
243#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200244
245/*
246 * Memory map
247 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_MBAR 0xF0000000
249#define CONFIG_SYS_SDRAM_BASE 0x00000000
250#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200251
252/* Use ON-Chip SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200253#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200254#ifdef CONFIG_POST
255/* preserve space for the post_word at end of on-chip SRAM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200256#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_POST_SIZE
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200257#else
Wolfgang Denk553f0982010-10-26 13:32:32 +0200258#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200259#endif
260
261
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200262#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200263#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200264
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200265#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
267# define CONFIG_SYS_RAMBOOT 1
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200268#endif
269
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200270#define CONFIG_SYS_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
271#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
272#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200273
274/*
275 * Ethernet configuration
276 */
277#define CONFIG_MPC5xxx_FEC 1
Wolfgang Denk90964352010-09-19 12:40:02 +0200278#define CONFIG_MPC5xxx_FEC_MII100
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200279/*
Wolfgang Denk90964352010-09-19 12:40:02 +0200280 * Define CONFIG_MPC5xxx_FEC_MII10 to force FEC at 10Mb
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200281 */
Wolfgang Denk90964352010-09-19 12:40:02 +0200282/* #define CONFIG_MPC5xxx_FEC_MII10 */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200283#define CONFIG_PHY_ADDR 0x00
284
285/*
286 * GPIO configuration
287 *
288 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
289 * Bit 0 (mask: 0x80000000): 1
290 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
291 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
292 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
293 * Use for REV200 STK52XX boards. Do not use with REV100 modules
294 * (because, there I2C1 is used as I2C bus)
295 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
296 * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
297 * 000 -> All PSC2 pins are GIOPs
298 * 001 -> CAN1/2 on PSC2 pins
299 * Use for REV100 STK52xx boards
300 * use PSC6:
301 * on STK52xx:
302 * use as UART. Pins PSC6_0 to PSC6_3 are used.
303 * Bits 9:11 (mask: 0x00700000):
304 * 101 -> PSC6 : Extended POST test is not available
305 * on MINI-FAP and TQM5200_IB:
306 * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
307 * 000 -> PSC6 could not be used as UART, CODEC or IrDA
308 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
309 * tests.
310 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200311#define CONFIG_SYS_GPS_PORT_CONFIG 0x81500014
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200312
313/*
314 * RTC configuration
315 */
316#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
317
318/*
319 * Miscellaneous configurable options
320 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500322#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200324#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200326#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200327#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
328#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
329#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200330
331/* Enable an alternate, more extensive memory test */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200332#define CONFIG_SYS_ALT_MEMTEST
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200333
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200334#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
335#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200336
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200337#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200338
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500340#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200341# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger0b361c92007-07-04 22:31:42 -0500342#endif
343
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200344/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -0500345 * Enable loopw command.
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200346 */
347#define CONFIG_LOOPW
348
349/*
350 * Various low-level settings
351 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200352#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
353#define CONFIG_SYS_HID0_FINAL HID0_ICE
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200354
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200355#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
356#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
357#ifdef CONFIG_SYS_PCICLK_EQUALS_IPBCLK_DIV2
358#define CONFIG_SYS_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200359#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200360#define CONFIG_SYS_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200361#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
363#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200364
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200365#define CONFIG_LAST_STAGE_INIT
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200366
367/*
368 * SRAM - Do not map below 2 GB in address space, because this area is used
369 * for SDRAM autosizing.
370 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_CS2_START 0xE5000000
372#define CONFIG_SYS_CS2_SIZE 0x80000 /* 512 kByte */
373#define CONFIG_SYS_CS2_CFG 0x0004D930
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200374
375/*
376 * Grafic controller - Do not map below 2 GB in address space, because this
377 * area is used for SDRAM autosizing.
378 */
379#define SM501_FB_BASE 0xE0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200380#define CONFIG_SYS_CS1_START (SM501_FB_BASE)
381#define CONFIG_SYS_CS1_SIZE 0x4000000 /* 64 MByte */
382#define CONFIG_SYS_CS1_CFG 0x8F48FF70
383#define SM501_MMIO_BASE CONFIG_SYS_CS1_START + 0x03E00000
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200384
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_CS_BURST 0x00000000
386#define CONFIG_SYS_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200387
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200388#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Wolfgang Denk8f79e4c2005-08-10 15:14:32 +0200389
390#endif /* __CONFIG_H */