Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 2 | /* |
Nobuhiro Iwamatsu | b55b8ee | 2013-10-11 16:23:54 +0900 | [diff] [blame] | 3 | * Copyright (C) 2011, 2013 Renesas Solutions Corp. |
| 4 | * Copyright (C) 2011, 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com> |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 5 | * |
Simon Glass | 2852709 | 2016-11-23 06:34:44 -0700 | [diff] [blame] | 6 | * NOTE: This driver should be converted to driver model before June 2017. |
Heinrich Schuchardt | 2799a69 | 2020-02-25 21:35:39 +0100 | [diff] [blame] | 7 | * Please see doc/driver-model/i2c-howto.rst for instructions. |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #include <common.h> |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 11 | #include <i2c.h> |
Simon Glass | f7ae49f | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 12 | #include <log.h> |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 13 | #include <asm/io.h> |
Simon Glass | c05ed00 | 2020-05-10 11:40:11 -0600 | [diff] [blame] | 14 | #include <linux/delay.h> |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 15 | |
Nobuhiro Iwamatsu | b55b8ee | 2013-10-11 16:23:54 +0900 | [diff] [blame] | 16 | DECLARE_GLOBAL_DATA_PTR; |
| 17 | |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 18 | /* Every register is 32bit aligned, but only 8bits in size */ |
| 19 | #define ureg(name) u8 name; u8 __pad_##name##0; u16 __pad_##name##1; |
| 20 | struct sh_i2c { |
| 21 | ureg(icdr); |
| 22 | ureg(iccr); |
| 23 | ureg(icsr); |
| 24 | ureg(icic); |
| 25 | ureg(iccl); |
| 26 | ureg(icch); |
| 27 | }; |
| 28 | #undef ureg |
| 29 | |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 30 | /* ICCR */ |
| 31 | #define SH_I2C_ICCR_ICE (1 << 7) |
| 32 | #define SH_I2C_ICCR_RACK (1 << 6) |
| 33 | #define SH_I2C_ICCR_RTS (1 << 4) |
| 34 | #define SH_I2C_ICCR_BUSY (1 << 2) |
| 35 | #define SH_I2C_ICCR_SCP (1 << 0) |
| 36 | |
| 37 | /* ICSR / ICIC */ |
Tetsuyuki Kobayashi | 57d7c80 | 2012-09-13 19:07:57 +0000 | [diff] [blame] | 38 | #define SH_IC_BUSY (1 << 4) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 39 | #define SH_IC_TACK (1 << 2) |
| 40 | #define SH_IC_WAIT (1 << 1) |
| 41 | #define SH_IC_DTE (1 << 0) |
| 42 | |
Tetsuyuki Kobayashi | b1af67f | 2012-09-13 19:07:56 +0000 | [diff] [blame] | 43 | #ifdef CONFIG_SH_I2C_8BIT |
| 44 | /* store 8th bit of iccl and icch in ICIC register */ |
| 45 | #define SH_I2C_ICIC_ICCLB8 (1 << 7) |
| 46 | #define SH_I2C_ICIC_ICCHB8 (1 << 6) |
| 47 | #endif |
| 48 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 49 | static const struct sh_i2c *i2c_dev[CONFIG_SYS_I2C_SH_NUM_CONTROLLERS] = { |
| 50 | (struct sh_i2c *)CONFIG_SYS_I2C_SH_BASE0, |
| 51 | #ifdef CONFIG_SYS_I2C_SH_BASE1 |
| 52 | (struct sh_i2c *)CONFIG_SYS_I2C_SH_BASE1, |
| 53 | #endif |
| 54 | #ifdef CONFIG_SYS_I2C_SH_BASE2 |
| 55 | (struct sh_i2c *)CONFIG_SYS_I2C_SH_BASE2, |
| 56 | #endif |
| 57 | #ifdef CONFIG_SYS_I2C_SH_BASE3 |
| 58 | (struct sh_i2c *)CONFIG_SYS_I2C_SH_BASE3, |
| 59 | #endif |
| 60 | #ifdef CONFIG_SYS_I2C_SH_BASE4 |
| 61 | (struct sh_i2c *)CONFIG_SYS_I2C_SH_BASE4, |
| 62 | #endif |
| 63 | }; |
| 64 | |
Tetsuyuki Kobayashi | b1af67f | 2012-09-13 19:07:56 +0000 | [diff] [blame] | 65 | static u16 iccl, icch; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 66 | |
| 67 | #define IRQ_WAIT 1000 |
| 68 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 69 | static void sh_irq_dte(struct sh_i2c *dev) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 70 | { |
| 71 | int i; |
| 72 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 73 | for (i = 0; i < IRQ_WAIT; i++) { |
| 74 | if (SH_IC_DTE & readb(&dev->icsr)) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 75 | break; |
| 76 | udelay(10); |
| 77 | } |
| 78 | } |
| 79 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 80 | static int sh_irq_dte_with_tack(struct sh_i2c *dev) |
Tetsuyuki Kobayashi | d042d71 | 2012-09-13 19:08:00 +0000 | [diff] [blame] | 81 | { |
| 82 | int i; |
| 83 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 84 | for (i = 0; i < IRQ_WAIT; i++) { |
| 85 | if (SH_IC_DTE & readb(&dev->icsr)) |
Tetsuyuki Kobayashi | d042d71 | 2012-09-13 19:08:00 +0000 | [diff] [blame] | 86 | break; |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 87 | if (SH_IC_TACK & readb(&dev->icsr)) |
Tetsuyuki Kobayashi | d042d71 | 2012-09-13 19:08:00 +0000 | [diff] [blame] | 88 | return -1; |
| 89 | udelay(10); |
| 90 | } |
| 91 | return 0; |
| 92 | } |
| 93 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 94 | static void sh_irq_busy(struct sh_i2c *dev) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 95 | { |
| 96 | int i; |
| 97 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 98 | for (i = 0; i < IRQ_WAIT; i++) { |
| 99 | if (!(SH_IC_BUSY & readb(&dev->icsr))) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 100 | break; |
| 101 | udelay(10); |
| 102 | } |
| 103 | } |
| 104 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 105 | static int sh_i2c_set_addr(struct sh_i2c *dev, u8 chip, u8 addr, int stop) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 106 | { |
Tetsuyuki Kobayashi | d042d71 | 2012-09-13 19:08:00 +0000 | [diff] [blame] | 107 | u8 icic = SH_IC_TACK; |
Tetsuyuki Kobayashi | b1af67f | 2012-09-13 19:07:56 +0000 | [diff] [blame] | 108 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 109 | debug("%s: chip: %x, addr: %x iccl: %x, icch %x\n", |
| 110 | __func__, chip, addr, iccl, icch); |
| 111 | clrbits_8(&dev->iccr, SH_I2C_ICCR_ICE); |
| 112 | setbits_8(&dev->iccr, SH_I2C_ICCR_ICE); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 113 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 114 | writeb(iccl & 0xff, &dev->iccl); |
| 115 | writeb(icch & 0xff, &dev->icch); |
Tetsuyuki Kobayashi | b1af67f | 2012-09-13 19:07:56 +0000 | [diff] [blame] | 116 | #ifdef CONFIG_SH_I2C_8BIT |
| 117 | if (iccl > 0xff) |
| 118 | icic |= SH_I2C_ICIC_ICCLB8; |
| 119 | if (icch > 0xff) |
| 120 | icic |= SH_I2C_ICIC_ICCHB8; |
| 121 | #endif |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 122 | writeb(icic, &dev->icic); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 123 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 124 | writeb((SH_I2C_ICCR_ICE|SH_I2C_ICCR_RTS|SH_I2C_ICCR_BUSY), &dev->iccr); |
| 125 | sh_irq_dte(dev); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 126 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 127 | clrbits_8(&dev->icsr, SH_IC_TACK); |
| 128 | writeb(chip << 1, &dev->icdr); |
| 129 | if (sh_irq_dte_with_tack(dev) != 0) |
Tetsuyuki Kobayashi | d042d71 | 2012-09-13 19:08:00 +0000 | [diff] [blame] | 130 | return -1; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 131 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 132 | writeb(addr, &dev->icdr); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 133 | if (stop) |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 134 | writeb((SH_I2C_ICCR_ICE|SH_I2C_ICCR_RTS), &dev->iccr); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 135 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 136 | if (sh_irq_dte_with_tack(dev) != 0) |
Tetsuyuki Kobayashi | d042d71 | 2012-09-13 19:08:00 +0000 | [diff] [blame] | 137 | return -1; |
| 138 | return 0; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 139 | } |
| 140 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 141 | static void sh_i2c_finish(struct sh_i2c *dev) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 142 | { |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 143 | writeb(0, &dev->icsr); |
| 144 | clrbits_8(&dev->iccr, SH_I2C_ICCR_ICE); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 145 | } |
| 146 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 147 | static int |
| 148 | sh_i2c_raw_write(struct sh_i2c *dev, u8 chip, uint addr, u8 val) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 149 | { |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 150 | int ret = -1; |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 151 | if (sh_i2c_set_addr(dev, chip, addr, 0) != 0) |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 152 | goto exit0; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 153 | udelay(10); |
| 154 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 155 | writeb(val, &dev->icdr); |
| 156 | if (sh_irq_dte_with_tack(dev) != 0) |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 157 | goto exit0; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 158 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 159 | writeb((SH_I2C_ICCR_ICE | SH_I2C_ICCR_RTS), &dev->iccr); |
| 160 | if (sh_irq_dte_with_tack(dev) != 0) |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 161 | goto exit0; |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 162 | sh_irq_busy(dev); |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 163 | ret = 0; |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 164 | |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 165 | exit0: |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 166 | sh_i2c_finish(dev); |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 167 | return ret; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 168 | } |
| 169 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 170 | static int sh_i2c_raw_read(struct sh_i2c *dev, u8 chip, u8 addr) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 171 | { |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 172 | int ret = -1; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 173 | |
Tetsuyuki Kobayashi | 3ce2703 | 2012-09-13 19:07:58 +0000 | [diff] [blame] | 174 | #if defined(CONFIG_SH73A0) |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 175 | if (sh_i2c_set_addr(dev, chip, addr, 0) != 0) |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 176 | goto exit0; |
Tetsuyuki Kobayashi | 3ce2703 | 2012-09-13 19:07:58 +0000 | [diff] [blame] | 177 | #else |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 178 | if (sh_i2c_set_addr(dev, chip, addr, 1) != 0) |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 179 | goto exit0; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 180 | udelay(100); |
Tetsuyuki Kobayashi | 3ce2703 | 2012-09-13 19:07:58 +0000 | [diff] [blame] | 181 | #endif |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 182 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 183 | writeb((SH_I2C_ICCR_ICE|SH_I2C_ICCR_RTS|SH_I2C_ICCR_BUSY), &dev->iccr); |
| 184 | sh_irq_dte(dev); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 185 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 186 | writeb(chip << 1 | 0x01, &dev->icdr); |
| 187 | if (sh_irq_dte_with_tack(dev) != 0) |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 188 | goto exit0; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 189 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 190 | writeb((SH_I2C_ICCR_ICE|SH_I2C_ICCR_SCP), &dev->iccr); |
| 191 | if (sh_irq_dte_with_tack(dev) != 0) |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 192 | goto exit0; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 193 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 194 | ret = readb(&dev->icdr) & 0xff; |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 195 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 196 | writeb((SH_I2C_ICCR_ICE|SH_I2C_ICCR_RACK), &dev->iccr); |
| 197 | readb(&dev->icdr); /* Dummy read */ |
| 198 | sh_irq_busy(dev); |
| 199 | |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 200 | exit0: |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 201 | sh_i2c_finish(dev); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 202 | |
| 203 | return ret; |
| 204 | } |
| 205 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 206 | static void |
| 207 | sh_i2c_init(struct i2c_adapter *adap, int speed, int slaveadd) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 208 | { |
| 209 | int num, denom, tmp; |
| 210 | |
Nobuhiro Iwamatsu | b55b8ee | 2013-10-11 16:23:54 +0900 | [diff] [blame] | 211 | /* No i2c support prior to relocation */ |
| 212 | if (!(gd->flags & GD_FLG_RELOC)) |
| 213 | return; |
| 214 | |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 215 | /* |
| 216 | * Calculate the value for iccl. From the data sheet: |
| 217 | * iccl = (p-clock / transfer-rate) * (L / (L + H)) |
| 218 | * where L and H are the SCL low and high ratio. |
| 219 | */ |
| 220 | num = CONFIG_SH_I2C_CLOCK * CONFIG_SH_I2C_DATA_LOW; |
| 221 | denom = speed * (CONFIG_SH_I2C_DATA_HIGH + CONFIG_SH_I2C_DATA_LOW); |
| 222 | tmp = num * 10 / denom; |
| 223 | if (tmp % 10 >= 5) |
Tetsuyuki Kobayashi | b1af67f | 2012-09-13 19:07:56 +0000 | [diff] [blame] | 224 | iccl = (u16)((num/denom) + 1); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 225 | else |
Tetsuyuki Kobayashi | b1af67f | 2012-09-13 19:07:56 +0000 | [diff] [blame] | 226 | iccl = (u16)(num/denom); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 227 | |
| 228 | /* Calculate the value for icch. From the data sheet: |
| 229 | icch = (p clock / transfer rate) * (H / (L + H)) */ |
| 230 | num = CONFIG_SH_I2C_CLOCK * CONFIG_SH_I2C_DATA_HIGH; |
| 231 | tmp = num * 10 / denom; |
| 232 | if (tmp % 10 >= 5) |
Tetsuyuki Kobayashi | b1af67f | 2012-09-13 19:07:56 +0000 | [diff] [blame] | 233 | icch = (u16)((num/denom) + 1); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 234 | else |
Tetsuyuki Kobayashi | b1af67f | 2012-09-13 19:07:56 +0000 | [diff] [blame] | 235 | icch = (u16)(num/denom); |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 236 | |
| 237 | debug("clock: %d, speed %d, iccl: %x, icch: %x\n", |
| 238 | CONFIG_SH_I2C_CLOCK, speed, iccl, icch); |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 239 | } |
| 240 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 241 | static int sh_i2c_read(struct i2c_adapter *adap, uint8_t chip, |
| 242 | uint addr, int alen, u8 *data, int len) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 243 | { |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 244 | int ret, i; |
| 245 | struct sh_i2c *dev = (struct sh_i2c *)i2c_dev[adap->hwadapnr]; |
| 246 | |
| 247 | for (i = 0; i < len; i++) { |
| 248 | ret = sh_i2c_raw_read(dev, chip, addr + i); |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 249 | if (ret < 0) |
| 250 | return -1; |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 251 | |
| 252 | data[i] = ret & 0xff; |
| 253 | debug("%s: data[%d]: %02x\n", __func__, i, data[i]); |
| 254 | } |
| 255 | |
| 256 | return 0; |
| 257 | } |
| 258 | |
| 259 | static int sh_i2c_write(struct i2c_adapter *adap, uint8_t chip, uint addr, |
| 260 | int alen, u8 *data, int len) |
| 261 | { |
| 262 | struct sh_i2c *dev = (struct sh_i2c *)i2c_dev[adap->hwadapnr]; |
| 263 | int i; |
| 264 | |
| 265 | for (i = 0; i < len; i++) { |
| 266 | debug("%s: data[%d]: %02x\n", __func__, i, data[i]); |
| 267 | if (sh_i2c_raw_write(dev, chip, addr + i, data[i]) != 0) |
| 268 | return -1; |
Tetsuyuki Kobayashi | 0e5fb33 | 2012-09-13 19:08:01 +0000 | [diff] [blame] | 269 | } |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 270 | return 0; |
| 271 | } |
| 272 | |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 273 | static int |
| 274 | sh_i2c_probe(struct i2c_adapter *adap, u8 dev) |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 275 | { |
Tetsuyuki Kobayashi | 7a65768 | 2014-04-14 17:13:57 +0900 | [diff] [blame] | 276 | u8 dummy[1]; |
| 277 | |
| 278 | return sh_i2c_read(adap, dev, 0, 0, dummy, sizeof dummy); |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 279 | } |
| 280 | |
| 281 | static unsigned int sh_i2c_set_bus_speed(struct i2c_adapter *adap, |
| 282 | unsigned int speed) |
| 283 | { |
| 284 | struct sh_i2c *dev = (struct sh_i2c *)i2c_dev[adap->hwadapnr]; |
| 285 | |
| 286 | sh_i2c_finish(dev); |
| 287 | sh_i2c_init(adap, speed, 0); |
| 288 | |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 289 | return 0; |
| 290 | } |
| 291 | |
| 292 | /* |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 293 | * Register RCAR i2c adapters |
Nobuhiro Iwamatsu | 3dab3e0 | 2011-11-14 18:27:04 +0000 | [diff] [blame] | 294 | */ |
Nobuhiro Iwamatsu | 2035d77 | 2013-10-29 13:33:51 +0900 | [diff] [blame] | 295 | U_BOOT_I2C_ADAP_COMPLETE(sh_0, sh_i2c_init, sh_i2c_probe, sh_i2c_read, |
| 296 | sh_i2c_write, sh_i2c_set_bus_speed, CONFIG_SYS_I2C_SH_SPEED0, 0, 0) |
| 297 | #ifdef CONFIG_SYS_I2C_SH_BASE1 |
| 298 | U_BOOT_I2C_ADAP_COMPLETE(sh_1, sh_i2c_init, sh_i2c_probe, sh_i2c_read, |
| 299 | sh_i2c_write, sh_i2c_set_bus_speed, CONFIG_SYS_I2C_SH_SPEED1, 0, 1) |
| 300 | #endif |
| 301 | #ifdef CONFIG_SYS_I2C_SH_BASE2 |
| 302 | U_BOOT_I2C_ADAP_COMPLETE(sh_2, sh_i2c_init, sh_i2c_probe, sh_i2c_read, |
| 303 | sh_i2c_write, sh_i2c_set_bus_speed, CONFIG_SYS_I2C_SH_SPEED2, 0, 2) |
| 304 | #endif |
| 305 | #ifdef CONFIG_SYS_I2C_SH_BASE3 |
| 306 | U_BOOT_I2C_ADAP_COMPLETE(sh_3, sh_i2c_init, sh_i2c_probe, sh_i2c_read, |
| 307 | sh_i2c_write, sh_i2c_set_bus_speed, CONFIG_SYS_I2C_SH_SPEED3, 0, 3) |
| 308 | #endif |
| 309 | #ifdef CONFIG_SYS_I2C_SH_BASE4 |
| 310 | U_BOOT_I2C_ADAP_COMPLETE(sh_4, sh_i2c_init, sh_i2c_probe, sh_i2c_read, |
| 311 | sh_i2c_write, sh_i2c_set_bus_speed, CONFIG_SYS_I2C_SH_SPEED4, 0, 4) |
| 312 | #endif |