blob: a26533c59c7e553e94143138f30cc623f2a6abe0 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
wdenk4d816772003-09-03 14:03:26 +00002 * (C) Copyright 2000-2003
wdenkc6097192002-11-03 00:24:07 +00003 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
wdenkc6097192002-11-03 00:24:07 +000025 * CPU specific code
26 *
27 * written or collected and sometimes rewritten by
28 * Magnus Damm <damm@bitsmart.com>
29 *
30 * minor modifications by
31 * Wolfgang Denk <wd@denx.de>
32 */
33
34#include <common.h>
35#include <watchdog.h>
36#include <command.h>
37#include <asm/cache.h>
38#include <ppc4xx.h>
39
40
Stefan Roese3d9569b2005-11-27 19:36:26 +010041#if defined(CONFIG_440)
42#define FREQ_EBC (sys_info.freqEPB)
43#else
44#define FREQ_EBC (sys_info.freqPLB / sys_info.pllExtBusDiv)
45#endif
46
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010047#if defined(CONFIG_405GP) || defined(CONFIG_440EP) || defined(CONFIG_440GR)
48
49#define PCI_ASYNC
50
51int pci_async_enabled(void)
52{
53#if defined(CONFIG_405GP)
54 return (mfdcr(strap) & PSR_PCI_ASYNC_EN);
55#endif
56
57#if defined(CONFIG_440EP) || defined(CONFIG_440GR)
58 unsigned long val;
59
Wolfgang Denk74812662005-12-12 16:06:05 +010060 mfsdr(sdr_sdstp1, val);
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010061 return (val & SDR0_SDSTP1_PAME_MASK);
62#endif
63}
64#endif
65
Stefan Roesea46726f2005-11-29 19:13:38 +010066#if defined(CONFIG_PCI) && !defined(CONFIG_IOP480) && !defined(CONFIG_405)
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010067int pci_arbiter_enabled(void)
68{
69#if defined(CONFIG_405GP)
70 return (mfdcr(strap) & PSR_PCI_ARBIT_EN);
71#endif
72
73#if defined(CONFIG_405EP)
74 return (mfdcr(cpc0_pci) & CPC0_PCI_ARBIT_EN);
75#endif
76
77#if defined(CONFIG_440GP)
78 return (mfdcr(cpc0_strp1) & CPC0_STRP1_PAE_MASK);
79#endif
80
81#if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
82 unsigned long val;
83
84 mfsdr(sdr_sdstp1, val);
85 return (val & SDR0_SDSTP1_PAE_MASK);
86#endif
87}
88#endif
89
90#if defined(CONFIG_405EP)|| defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
91 defined(CONFIG_440GX) || defined(CONFIG_440SP)
92
93#define I2C_BOOTROM
94
95int i2c_bootrom_enabled(void)
96{
97#if defined(CONFIG_405EP)
98 return (mfdcr(cpc0_boot) & CPC0_BOOT_SEP);
99#endif
100
101#if defined(CONFIG_440GX) || defined(CONFIG_440EP) || defined(CONFIG_440GR) || defined(CONFIG_440SP)
102 unsigned long val;
103
104 mfsdr(sdr_sdcs, val);
105 return (val & SDR0_SDCS_SDD);
106#endif
107}
108#endif
109
Stefan Roese3d9569b2005-11-27 19:36:26 +0100110
111#if defined(CONFIG_440)
112static int do_chip_reset(unsigned long sys0, unsigned long sys1);
113#endif
114
wdenkc6097192002-11-03 00:24:07 +0000115
116int checkcpu (void)
117{
Stefan Roese3d9569b2005-11-27 19:36:26 +0100118#if !defined(CONFIG_405) /* not used on Xilinx 405 FPGA implementations */
wdenkc6097192002-11-03 00:24:07 +0000119 DECLARE_GLOBAL_DATA_PTR;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100120 uint pvr = get_pvr();
wdenkc6097192002-11-03 00:24:07 +0000121 ulong clock = gd->cpu_clk;
122 char buf[32];
wdenkc6097192002-11-03 00:24:07 +0000123
Stefan Roese3d9569b2005-11-27 19:36:26 +0100124#if !defined(CONFIG_IOP480)
125 sys_info_t sys_info;
wdenkc6097192002-11-03 00:24:07 +0000126
127 puts ("CPU: ");
128
129 get_sys_info(&sys_info);
130
Stefan Roese3d9569b2005-11-27 19:36:26 +0100131 puts("AMCC PowerPC 4");
132
133#if defined(CONFIG_405GP) || defined(CONFIG_405CR) || defined(CONFIG_405EP)
134 puts("05");
wdenkc6097192002-11-03 00:24:07 +0000135#endif
Stefan Roese3d9569b2005-11-27 19:36:26 +0100136#if defined(CONFIG_440)
137 puts("40");
wdenkc6097192002-11-03 00:24:07 +0000138#endif
Stefan Roese3d9569b2005-11-27 19:36:26 +0100139
wdenkc6097192002-11-03 00:24:07 +0000140 switch (pvr) {
141 case PVR_405GP_RB:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100142 puts("GP Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000143 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100144
wdenkc6097192002-11-03 00:24:07 +0000145 case PVR_405GP_RC:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100146 puts("GP Rev. C");
wdenkc6097192002-11-03 00:24:07 +0000147 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100148
wdenkc6097192002-11-03 00:24:07 +0000149 case PVR_405GP_RD:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100150 puts("GP Rev. D");
wdenkc6097192002-11-03 00:24:07 +0000151 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100152
wdenk42dfe7a2004-03-14 22:25:36 +0000153#ifdef CONFIG_405GP
Stefan Roese3d9569b2005-11-27 19:36:26 +0100154 case PVR_405GP_RE: /* 405GP rev E and 405CR rev C have same PVR */
155 puts("GP Rev. E");
wdenkc6097192002-11-03 00:24:07 +0000156 break;
157#endif
Stefan Roese3d9569b2005-11-27 19:36:26 +0100158
wdenkc6097192002-11-03 00:24:07 +0000159 case PVR_405CR_RA:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100160 puts("CR Rev. A");
wdenkc6097192002-11-03 00:24:07 +0000161 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100162
wdenkc6097192002-11-03 00:24:07 +0000163 case PVR_405CR_RB:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100164 puts("CR Rev. B");
165 break;
166
167#ifdef CONFIG_405CR
168 case PVR_405CR_RC: /* 405GP rev E and 405CR rev C have same PVR */
169 puts("CR Rev. C");
170 break;
171#endif
172
173 case PVR_405GPR_RB:
174 puts("GPr Rev. B");
175 break;
176
stroeseb867d702003-05-23 11:18:02 +0000177 case PVR_405EP_RB:
Stefan Roese3d9569b2005-11-27 19:36:26 +0100178 puts("EP Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000179 break;
wdenkc6097192002-11-03 00:24:07 +0000180
181#if defined(CONFIG_440)
wdenk8bde7f72003-06-27 21:31:46 +0000182 case PVR_440GP_RB:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200183 puts("GP Rev. B");
wdenk4d816772003-09-03 14:03:26 +0000184 /* See errata 1.12: CHIP_4 */
185 if ((mfdcr(cpc0_sys0) != mfdcr(cpc0_strp0)) ||
186 (mfdcr(cpc0_sys1) != mfdcr(cpc0_strp1)) ){
187 puts ( "\n\t CPC0_SYSx DCRs corrupted. "
188 "Resetting chip ...\n");
189 udelay( 1000 * 1000 ); /* Give time for serial buf to clear */
190 do_chip_reset ( mfdcr(cpc0_strp0),
191 mfdcr(cpc0_strp1) );
192 }
wdenkc6097192002-11-03 00:24:07 +0000193 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100194
wdenk8bde7f72003-06-27 21:31:46 +0000195 case PVR_440GP_RC:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200196 puts("GP Rev. C");
wdenkba56f622004-02-06 23:19:44 +0000197 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100198
wdenkba56f622004-02-06 23:19:44 +0000199 case PVR_440GX_RA:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200200 puts("GX Rev. A");
wdenkba56f622004-02-06 23:19:44 +0000201 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100202
wdenkba56f622004-02-06 23:19:44 +0000203 case PVR_440GX_RB:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200204 puts("GX Rev. B");
wdenkc6097192002-11-03 00:24:07 +0000205 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100206
stroese0a7c5392005-04-07 05:33:41 +0000207 case PVR_440GX_RC:
Stefan Roesec157d8e2005-08-01 16:41:48 +0200208 puts("GX Rev. C");
stroese0a7c5392005-04-07 05:33:41 +0000209 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100210
Stefan Roese57275b62005-11-01 10:08:03 +0100211 case PVR_440GX_RF:
212 puts("GX Rev. F");
213 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100214
Stefan Roesec157d8e2005-08-01 16:41:48 +0200215 case PVR_440EP_RA:
216 puts("EP Rev. A");
217 break;
Stefan Roese3d9569b2005-11-27 19:36:26 +0100218
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200219#ifdef CONFIG_440EP
220 case PVR_440EP_RB: /* 440EP rev B and 440GR rev A have same PVR */
Stefan Roesec157d8e2005-08-01 16:41:48 +0200221 puts("EP Rev. B");
222 break;
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200223#endif /* CONFIG_440EP */
Stefan Roese3d9569b2005-11-27 19:36:26 +0100224
Stefan Roese9a8d82f2005-10-04 15:00:30 +0200225#ifdef CONFIG_440GR
226 case PVR_440GR_RA: /* 440EP rev B and 440GR rev A have same PVR */
227 puts("GR Rev. A");
228 break;
229#endif /* CONFIG_440GR */
Stefan Roese3d9569b2005-11-27 19:36:26 +0100230#endif /* CONFIG_440 */
231
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100232 case PVR_440SP_RA:
233 puts("SP Rev. A");
234 break;
235
236 case PVR_440SP_RB:
237 puts("SP Rev. B");
238 break;
239
wdenk8bde7f72003-06-27 21:31:46 +0000240 default:
Stefan Roese17f50f222005-08-04 17:09:16 +0200241 printf (" UNKNOWN (PVR=%08x)", pvr);
wdenkc6097192002-11-03 00:24:07 +0000242 break;
243 }
Stefan Roese3d9569b2005-11-27 19:36:26 +0100244
245 printf (" at %s MHz (PLB=%lu, OPB=%lu, EBC=%lu MHz)\n", strmhz(buf, clock),
246 sys_info.freqPLB / 1000000,
247 sys_info.freqPLB / sys_info.pllOpbDiv / 1000000,
248 FREQ_EBC / 1000000);
249
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100250#if defined(I2C_BOOTROM)
251 printf (" I2C boot EEPROM %sabled\n", i2c_bootrom_enabled() ? "en" : "dis");
wdenkc6097192002-11-03 00:24:07 +0000252#endif
Stefan Roese3d9569b2005-11-27 19:36:26 +0100253
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100254#if defined(CONFIG_PCI)
255 printf (" Internal PCI arbiter %sabled", pci_arbiter_enabled() ? "en" : "dis");
Stefan Roese3d9569b2005-11-27 19:36:26 +0100256#endif
257
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100258#if defined(PCI_ASYNC)
259 if (pci_async_enabled()) {
Stefan Roese3d9569b2005-11-27 19:36:26 +0100260 printf (", PCI async ext clock used");
261 } else {
262 printf (", PCI sync clock at %lu MHz",
263 sys_info.freqPLB / sys_info.pllPciDiv / 1000000);
264 }
265#endif
266
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100267#if defined(CONFIG_PCI)
Stefan Roese3d9569b2005-11-27 19:36:26 +0100268 putc('\n');
269#endif
270
271#if defined(CONFIG_405EP)
272 printf (" 16 kB I-Cache 16 kB D-Cache");
273#elif defined(CONFIG_440)
274 printf (" 32 kB I-Cache 32 kB D-Cache");
275#else
276 printf (" 16 kB I-Cache %d kB D-Cache",
277 ((pvr | 0x00000001) == PVR_405GPR_RB) ? 16 : 8);
278#endif
279#endif /* !defined(CONFIG_IOP480) */
280
281#if defined(CONFIG_IOP480)
282 printf ("PLX IOP480 (PVR=%08x)", pvr);
283 printf (" at %s MHz:", strmhz(buf, clock));
284 printf (" %u kB I-Cache", 4);
285 printf (" %u kB D-Cache", 2);
286#endif
287
288#endif /* !defined(CONFIG_405) */
289
290 putc ('\n');
wdenkc6097192002-11-03 00:24:07 +0000291
292 return 0;
293}
294
295
296/* ------------------------------------------------------------------------- */
297
wdenk8bde7f72003-06-27 21:31:46 +0000298int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
wdenkc6097192002-11-03 00:24:07 +0000299{
Stefan Roesec157d8e2005-08-01 16:41:48 +0200300#if defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)
301 /*give reset to BCSR*/
302 *(unsigned char*)(CFG_BCSR_BASE | 0x06) = 0x09;
303
304#else
305
wdenk8bde7f72003-06-27 21:31:46 +0000306 /*
307 * Initiate system reset in debug control register DBCR
308 */
wdenkc6097192002-11-03 00:24:07 +0000309 __asm__ __volatile__("lis 3, 0x3000" ::: "r3");
310#if defined(CONFIG_440)
311 __asm__ __volatile__("mtspr 0x134, 3");
312#else
313 __asm__ __volatile__("mtspr 0x3f2, 3");
314#endif
Stefan Roesec157d8e2005-08-01 16:41:48 +0200315
316#endif/* defined(CONFIG_YOSEMITE) || defined(CONFIG_YELLOWSTONE)*/
wdenkc6097192002-11-03 00:24:07 +0000317 return 1;
318}
319
320#if defined(CONFIG_440)
Stefan Roese3d9569b2005-11-27 19:36:26 +0100321static int do_chip_reset (unsigned long sys0, unsigned long sys1)
wdenkc6097192002-11-03 00:24:07 +0000322{
wdenk4d816772003-09-03 14:03:26 +0000323 /* Changes to cpc0_sys0 and cpc0_sys1 require chip
324 * reset.
325 */
326 mtdcr (cntrl0, mfdcr (cntrl0) | 0x80000000); /* Set SWE */
327 mtdcr (cpc0_sys0, sys0);
328 mtdcr (cpc0_sys1, sys1);
329 mtdcr (cntrl0, mfdcr (cntrl0) & ~0x80000000); /* Clr SWE */
330 mtspr (dbcr0, 0x20000000); /* Reset the chip */
wdenkc6097192002-11-03 00:24:07 +0000331
wdenk4d816772003-09-03 14:03:26 +0000332 return 1;
wdenkc6097192002-11-03 00:24:07 +0000333}
334#endif
335
336
337/*
338 * Get timebase clock frequency
339 */
340unsigned long get_tbclk (void)
341{
Stefan Roese3d9569b2005-11-27 19:36:26 +0100342#if !defined(CONFIG_IOP480)
wdenkc6097192002-11-03 00:24:07 +0000343 sys_info_t sys_info;
344
345 get_sys_info(&sys_info);
346 return (sys_info.freqProcessor);
wdenkc6097192002-11-03 00:24:07 +0000347#else
Stefan Roese3d9569b2005-11-27 19:36:26 +0100348 return (66000000);
wdenkc6097192002-11-03 00:24:07 +0000349#endif
350
351}
352
353
354#if defined(CONFIG_WATCHDOG)
355void
356watchdog_reset(void)
357{
358 int re_enable = disable_interrupts();
359 reset_4xx_watchdog();
360 if (re_enable) enable_interrupts();
361}
362
363void
364reset_4xx_watchdog(void)
365{
366 /*
367 * Clear TSR(WIS) bit
368 */
369 mtspr(tsr, 0x40000000);
370}
371#endif /* CONFIG_WATCHDOG */